2015-12-05 04:03:35 +01:00
|
|
|
//===-- WebAssemblyLowerBrUnless.cpp - Lower br_unless --------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
///
|
|
|
|
/// \file
|
|
|
|
/// \brief This file lowers br_unless into br_if with an inverted condition.
|
|
|
|
///
|
|
|
|
/// br_unless is not currently in the spec, but it's very convenient for LLVM
|
|
|
|
/// to use. This pass allows LLVM to use it, for now.
|
|
|
|
///
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2016-01-20 06:54:22 +01:00
|
|
|
#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
|
2017-06-06 13:49:48 +02:00
|
|
|
#include "WebAssembly.h"
|
2015-12-05 04:03:35 +01:00
|
|
|
#include "WebAssemblyMachineFunctionInfo.h"
|
|
|
|
#include "WebAssemblySubtarget.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "wasm-lower-br_unless"
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class WebAssemblyLowerBrUnless final : public MachineFunctionPass {
|
2016-10-01 04:56:57 +02:00
|
|
|
StringRef getPassName() const override {
|
2015-12-05 04:03:35 +01:00
|
|
|
return "WebAssembly Lower br_unless";
|
|
|
|
}
|
|
|
|
|
|
|
|
void getAnalysisUsage(AnalysisUsage &AU) const override {
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
|
|
|
|
|
|
|
public:
|
|
|
|
static char ID; // Pass identification, replacement for typeid
|
|
|
|
WebAssemblyLowerBrUnless() : MachineFunctionPass(ID) {}
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
char WebAssemblyLowerBrUnless::ID = 0;
|
|
|
|
FunctionPass *llvm::createWebAssemblyLowerBrUnless() {
|
|
|
|
return new WebAssemblyLowerBrUnless();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool WebAssemblyLowerBrUnless::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
DEBUG(dbgs() << "********** Lowering br_unless **********\n"
|
|
|
|
"********** Function: "
|
|
|
|
<< MF.getName() << '\n');
|
|
|
|
|
|
|
|
auto &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
|
|
|
|
const auto &TII = *MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
|
|
|
|
auto &MRI = MF.getRegInfo();
|
|
|
|
|
|
|
|
for (auto &MBB : MF) {
|
2016-01-20 06:54:22 +01:00
|
|
|
for (auto MII = MBB.begin(); MII != MBB.end();) {
|
2015-12-05 04:03:35 +01:00
|
|
|
MachineInstr *MI = &*MII++;
|
|
|
|
if (MI->getOpcode() != WebAssembly::BR_UNLESS)
|
|
|
|
continue;
|
|
|
|
|
2016-02-08 22:50:13 +01:00
|
|
|
unsigned Cond = MI->getOperand(1).getReg();
|
2015-12-05 04:03:35 +01:00
|
|
|
bool Inverted = false;
|
|
|
|
|
|
|
|
// Attempt to invert the condition in place.
|
|
|
|
if (MFI.isVRegStackified(Cond)) {
|
|
|
|
assert(MRI.hasOneDef(Cond));
|
|
|
|
MachineInstr *Def = MRI.getVRegDef(Cond);
|
|
|
|
switch (Def->getOpcode()) {
|
2016-01-20 06:54:22 +01:00
|
|
|
using namespace WebAssembly;
|
2015-12-05 04:03:35 +01:00
|
|
|
case EQ_I32: Def->setDesc(TII.get(NE_I32)); Inverted = true; break;
|
|
|
|
case NE_I32: Def->setDesc(TII.get(EQ_I32)); Inverted = true; break;
|
|
|
|
case GT_S_I32: Def->setDesc(TII.get(LE_S_I32)); Inverted = true; break;
|
|
|
|
case GE_S_I32: Def->setDesc(TII.get(LT_S_I32)); Inverted = true; break;
|
|
|
|
case LT_S_I32: Def->setDesc(TII.get(GE_S_I32)); Inverted = true; break;
|
|
|
|
case LE_S_I32: Def->setDesc(TII.get(GT_S_I32)); Inverted = true; break;
|
|
|
|
case GT_U_I32: Def->setDesc(TII.get(LE_U_I32)); Inverted = true; break;
|
|
|
|
case GE_U_I32: Def->setDesc(TII.get(LT_U_I32)); Inverted = true; break;
|
|
|
|
case LT_U_I32: Def->setDesc(TII.get(GE_U_I32)); Inverted = true; break;
|
|
|
|
case LE_U_I32: Def->setDesc(TII.get(GT_U_I32)); Inverted = true; break;
|
|
|
|
case EQ_I64: Def->setDesc(TII.get(NE_I64)); Inverted = true; break;
|
|
|
|
case NE_I64: Def->setDesc(TII.get(EQ_I64)); Inverted = true; break;
|
|
|
|
case GT_S_I64: Def->setDesc(TII.get(LE_S_I64)); Inverted = true; break;
|
|
|
|
case GE_S_I64: Def->setDesc(TII.get(LT_S_I64)); Inverted = true; break;
|
|
|
|
case LT_S_I64: Def->setDesc(TII.get(GE_S_I64)); Inverted = true; break;
|
|
|
|
case LE_S_I64: Def->setDesc(TII.get(GT_S_I64)); Inverted = true; break;
|
|
|
|
case GT_U_I64: Def->setDesc(TII.get(LE_U_I64)); Inverted = true; break;
|
|
|
|
case GE_U_I64: Def->setDesc(TII.get(LT_U_I64)); Inverted = true; break;
|
|
|
|
case LT_U_I64: Def->setDesc(TII.get(GE_U_I64)); Inverted = true; break;
|
|
|
|
case LE_U_I64: Def->setDesc(TII.get(GT_U_I64)); Inverted = true; break;
|
|
|
|
case EQ_F32: Def->setDesc(TII.get(NE_F32)); Inverted = true; break;
|
|
|
|
case NE_F32: Def->setDesc(TII.get(EQ_F32)); Inverted = true; break;
|
|
|
|
case EQ_F64: Def->setDesc(TII.get(NE_F64)); Inverted = true; break;
|
|
|
|
case NE_F64: Def->setDesc(TII.get(EQ_F64)); Inverted = true; break;
|
|
|
|
default: break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If we weren't able to invert the condition in place. Insert an
|
2016-10-04 00:43:53 +02:00
|
|
|
// instruction to invert it.
|
2015-12-05 04:03:35 +01:00
|
|
|
if (!Inverted) {
|
|
|
|
unsigned Tmp = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
|
2016-05-16 20:59:34 +02:00
|
|
|
BuildMI(MBB, MI, MI->getDebugLoc(), TII.get(WebAssembly::EQZ_I32), Tmp)
|
|
|
|
.addReg(Cond);
|
2016-10-24 21:49:43 +02:00
|
|
|
MFI.stackifyVReg(Tmp);
|
2015-12-05 04:03:35 +01:00
|
|
|
Cond = Tmp;
|
|
|
|
Inverted = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// The br_unless condition has now been inverted. Insert a br_if and
|
|
|
|
// delete the br_unless.
|
|
|
|
assert(Inverted);
|
|
|
|
BuildMI(MBB, MI, MI->getDebugLoc(), TII.get(WebAssembly::BR_IF))
|
2017-01-13 10:58:52 +01:00
|
|
|
.add(MI->getOperand(0))
|
2016-02-08 22:50:13 +01:00
|
|
|
.addReg(Cond);
|
2015-12-05 04:03:35 +01:00
|
|
|
MBB.erase(MI);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|