2016-11-11 09:27:37 +01:00
|
|
|
//===- ARMLegalizerInfo.cpp --------------------------------------*- C++ -*-==//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// \file
|
|
|
|
/// This file implements the targeting of the Machinelegalizer class for ARM.
|
|
|
|
/// \todo This should be generated by TableGen.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "ARMLegalizerInfo.h"
|
2017-06-15 12:53:31 +02:00
|
|
|
#include "ARMCallLowering.h"
|
2017-02-17 12:25:17 +01:00
|
|
|
#include "ARMSubtarget.h"
|
2017-04-24 11:12:19 +02:00
|
|
|
#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
|
2017-06-15 12:53:31 +02:00
|
|
|
#include "llvm/CodeGen/LowLevelType.h"
|
2017-04-24 11:12:19 +02:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2016-11-11 09:27:37 +01:00
|
|
|
#include "llvm/CodeGen/ValueTypes.h"
|
|
|
|
#include "llvm/IR/DerivedTypes.h"
|
|
|
|
#include "llvm/IR/Type.h"
|
|
|
|
#include "llvm/Target/TargetOpcodes.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2017-07-05 13:53:51 +02:00
|
|
|
static bool AEABI(const ARMSubtarget &ST) {
|
|
|
|
return ST.isTargetAEABI() || ST.isTargetGNUAEABI() || ST.isTargetMuslAEABI();
|
|
|
|
}
|
|
|
|
|
2017-02-17 12:25:17 +01:00
|
|
|
ARMLegalizerInfo::ARMLegalizerInfo(const ARMSubtarget &ST) {
|
2016-12-16 13:54:46 +01:00
|
|
|
using namespace TargetOpcode;
|
2016-12-19 15:07:56 +01:00
|
|
|
|
2016-12-19 12:26:31 +01:00
|
|
|
const LLT p0 = LLT::pointer(0, 32);
|
2016-12-19 15:07:56 +01:00
|
|
|
|
2017-01-25 09:47:40 +01:00
|
|
|
const LLT s1 = LLT::scalar(1);
|
2016-12-19 15:07:56 +01:00
|
|
|
const LLT s8 = LLT::scalar(8);
|
|
|
|
const LLT s16 = LLT::scalar(16);
|
2016-12-16 13:54:46 +01:00
|
|
|
const LLT s32 = LLT::scalar(32);
|
2017-02-16 10:09:49 +01:00
|
|
|
const LLT s64 = LLT::scalar(64);
|
2016-12-16 13:54:46 +01:00
|
|
|
|
2017-07-26 11:25:15 +02:00
|
|
|
setAction({G_GLOBAL_VALUE, p0}, Legal);
|
2016-12-19 12:26:31 +01:00
|
|
|
setAction({G_FRAME_INDEX, p0}, Legal);
|
|
|
|
|
2017-02-24 12:28:24 +01:00
|
|
|
for (unsigned Op : {G_LOAD, G_STORE}) {
|
|
|
|
for (auto Ty : {s1, s8, s16, s32, p0})
|
|
|
|
setAction({Op, Ty}, Legal);
|
|
|
|
setAction({Op, 1, p0}, Legal);
|
|
|
|
}
|
2016-12-19 12:26:31 +01:00
|
|
|
|
2017-06-07 13:57:30 +02:00
|
|
|
for (unsigned Op : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR}) {
|
2017-05-11 11:45:57 +02:00
|
|
|
for (auto Ty : {s1, s8, s16})
|
|
|
|
setAction({Op, Ty}, WidenScalar);
|
|
|
|
setAction({Op, s32}, Legal);
|
|
|
|
}
|
2016-12-16 13:54:46 +01:00
|
|
|
|
2017-04-24 10:20:05 +02:00
|
|
|
for (unsigned Op : {G_SDIV, G_UDIV}) {
|
2017-04-24 11:12:19 +02:00
|
|
|
for (auto Ty : {s8, s16})
|
2017-06-30 10:26:20 +02:00
|
|
|
setAction({Op, Ty}, WidenScalar);
|
2017-04-24 10:20:05 +02:00
|
|
|
if (ST.hasDivideInARMMode())
|
|
|
|
setAction({Op, s32}, Legal);
|
|
|
|
else
|
|
|
|
setAction({Op, s32}, Libcall);
|
|
|
|
}
|
|
|
|
|
2017-07-18 12:07:01 +02:00
|
|
|
for (unsigned Op : {G_SREM, G_UREM}) {
|
|
|
|
for (auto Ty : {s8, s16})
|
|
|
|
setAction({Op, Ty}, WidenScalar);
|
2017-06-15 12:53:31 +02:00
|
|
|
if (ST.hasDivideInARMMode())
|
|
|
|
setAction({Op, s32}, Lower);
|
2017-07-05 13:53:51 +02:00
|
|
|
else if (AEABI(ST))
|
2017-06-15 12:53:31 +02:00
|
|
|
setAction({Op, s32}, Custom);
|
|
|
|
else
|
|
|
|
setAction({Op, s32}, Libcall);
|
2017-07-18 12:07:01 +02:00
|
|
|
}
|
2017-06-15 12:53:31 +02:00
|
|
|
|
2017-01-27 02:30:46 +01:00
|
|
|
for (unsigned Op : {G_SEXT, G_ZEXT}) {
|
2017-01-25 09:10:40 +01:00
|
|
|
setAction({Op, s32}, Legal);
|
2017-01-25 09:47:40 +01:00
|
|
|
for (auto Ty : {s1, s8, s16})
|
2017-01-25 09:10:40 +01:00
|
|
|
setAction({Op, 1, Ty}, Legal);
|
|
|
|
}
|
|
|
|
|
2017-02-28 10:02:42 +01:00
|
|
|
setAction({G_GEP, p0}, Legal);
|
|
|
|
setAction({G_GEP, 1, s32}, Legal);
|
|
|
|
|
2017-06-27 11:19:51 +02:00
|
|
|
setAction({G_SELECT, s32}, Legal);
|
2017-06-27 12:29:50 +02:00
|
|
|
setAction({G_SELECT, p0}, Legal);
|
2017-06-27 11:19:51 +02:00
|
|
|
setAction({G_SELECT, 1, s1}, Legal);
|
|
|
|
|
2017-07-14 11:46:06 +02:00
|
|
|
setAction({G_BRCOND, s1}, Legal);
|
|
|
|
|
2017-02-28 12:33:46 +01:00
|
|
|
setAction({G_CONSTANT, s32}, Legal);
|
2017-07-06 10:04:16 +02:00
|
|
|
for (auto Ty : {s1, s8, s16})
|
|
|
|
setAction({G_CONSTANT, Ty}, WidenScalar);
|
2017-02-28 12:33:46 +01:00
|
|
|
|
2017-06-19 11:40:51 +02:00
|
|
|
setAction({G_ICMP, s1}, Legal);
|
2017-06-19 13:47:28 +02:00
|
|
|
for (auto Ty : {s8, s16})
|
|
|
|
setAction({G_ICMP, 1, Ty}, WidenScalar);
|
2017-06-19 11:40:51 +02:00
|
|
|
for (auto Ty : {s32, p0})
|
|
|
|
setAction({G_ICMP, 1, Ty}, Legal);
|
|
|
|
|
2017-04-07 11:41:39 +02:00
|
|
|
if (!ST.useSoftFloat() && ST.hasVFP2()) {
|
2017-02-17 12:25:17 +01:00
|
|
|
setAction({G_FADD, s32}, Legal);
|
|
|
|
setAction({G_FADD, s64}, Legal);
|
|
|
|
|
|
|
|
setAction({G_LOAD, s64}, Legal);
|
2017-02-24 12:28:24 +01:00
|
|
|
setAction({G_STORE, s64}, Legal);
|
2017-07-06 11:09:33 +02:00
|
|
|
|
|
|
|
setAction({G_FCMP, s1}, Legal);
|
|
|
|
setAction({G_FCMP, 1, s32}, Legal);
|
2017-07-11 10:50:01 +02:00
|
|
|
setAction({G_FCMP, 1, s64}, Legal);
|
2017-04-11 12:52:34 +02:00
|
|
|
} else {
|
|
|
|
for (auto Ty : {s32, s64})
|
|
|
|
setAction({G_FADD, Ty}, Libcall);
|
2017-07-06 11:09:33 +02:00
|
|
|
|
|
|
|
setAction({G_FCMP, s1}, Legal);
|
|
|
|
setAction({G_FCMP, 1, s32}, Custom);
|
2017-07-11 10:50:01 +02:00
|
|
|
setAction({G_FCMP, 1, s64}, Custom);
|
2017-07-06 11:09:33 +02:00
|
|
|
|
|
|
|
if (AEABI(ST))
|
|
|
|
setFCmpLibcallsAEABI();
|
|
|
|
else
|
|
|
|
setFCmpLibcallsGNU();
|
2017-02-17 12:25:17 +01:00
|
|
|
}
|
2017-02-08 14:23:04 +01:00
|
|
|
|
2017-04-10 11:27:39 +02:00
|
|
|
for (unsigned Op : {G_FREM, G_FPOW})
|
|
|
|
for (auto Ty : {s32, s64})
|
|
|
|
setAction({Op, Ty}, Libcall);
|
2017-04-07 11:41:39 +02:00
|
|
|
|
2016-11-11 09:27:37 +01:00
|
|
|
computeTables();
|
|
|
|
}
|
2017-04-24 11:12:19 +02:00
|
|
|
|
2017-07-06 11:09:33 +02:00
|
|
|
void ARMLegalizerInfo::setFCmpLibcallsAEABI() {
|
|
|
|
// FCMP_TRUE and FCMP_FALSE don't need libcalls, they should be
|
|
|
|
// default-initialized.
|
|
|
|
FCmp32Libcalls.resize(CmpInst::LAST_FCMP_PREDICATE + 1);
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OEQ] = {
|
|
|
|
{RTLIB::OEQ_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OGE] = {
|
|
|
|
{RTLIB::OGE_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OGT] = {
|
|
|
|
{RTLIB::OGT_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OLE] = {
|
|
|
|
{RTLIB::OLE_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OLT] = {
|
|
|
|
{RTLIB::OLT_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ORD] = {{RTLIB::O_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UGE] = {{RTLIB::OLT_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UGT] = {{RTLIB::OLE_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ULE] = {{RTLIB::OGT_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ULT] = {{RTLIB::OGE_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UNE] = {{RTLIB::UNE_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UNO] = {
|
|
|
|
{RTLIB::UO_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ONE] = {
|
|
|
|
{RTLIB::OGT_F32, CmpInst::BAD_ICMP_PREDICATE},
|
|
|
|
{RTLIB::OLT_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UEQ] = {
|
|
|
|
{RTLIB::OEQ_F32, CmpInst::BAD_ICMP_PREDICATE},
|
|
|
|
{RTLIB::UO_F32, CmpInst::BAD_ICMP_PREDICATE}};
|
2017-07-11 10:50:01 +02:00
|
|
|
|
|
|
|
FCmp64Libcalls.resize(CmpInst::LAST_FCMP_PREDICATE + 1);
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OEQ] = {
|
|
|
|
{RTLIB::OEQ_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OGE] = {
|
|
|
|
{RTLIB::OGE_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OGT] = {
|
|
|
|
{RTLIB::OGT_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OLE] = {
|
|
|
|
{RTLIB::OLE_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OLT] = {
|
|
|
|
{RTLIB::OLT_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ORD] = {{RTLIB::O_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UGE] = {{RTLIB::OLT_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UGT] = {{RTLIB::OLE_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ULE] = {{RTLIB::OGT_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ULT] = {{RTLIB::OGE_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UNE] = {{RTLIB::UNE_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UNO] = {
|
|
|
|
{RTLIB::UO_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ONE] = {
|
|
|
|
{RTLIB::OGT_F64, CmpInst::BAD_ICMP_PREDICATE},
|
|
|
|
{RTLIB::OLT_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UEQ] = {
|
|
|
|
{RTLIB::OEQ_F64, CmpInst::BAD_ICMP_PREDICATE},
|
|
|
|
{RTLIB::UO_F64, CmpInst::BAD_ICMP_PREDICATE}};
|
2017-07-06 11:09:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void ARMLegalizerInfo::setFCmpLibcallsGNU() {
|
|
|
|
// FCMP_TRUE and FCMP_FALSE don't need libcalls, they should be
|
|
|
|
// default-initialized.
|
|
|
|
FCmp32Libcalls.resize(CmpInst::LAST_FCMP_PREDICATE + 1);
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OEQ] = {{RTLIB::OEQ_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OGE] = {{RTLIB::OGE_F32, CmpInst::ICMP_SGE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OGT] = {{RTLIB::OGT_F32, CmpInst::ICMP_SGT}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OLE] = {{RTLIB::OLE_F32, CmpInst::ICMP_SLE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_OLT] = {{RTLIB::OLT_F32, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ORD] = {{RTLIB::O_F32, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UGE] = {{RTLIB::OLT_F32, CmpInst::ICMP_SGE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UGT] = {{RTLIB::OLE_F32, CmpInst::ICMP_SGT}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ULE] = {{RTLIB::OGT_F32, CmpInst::ICMP_SLE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ULT] = {{RTLIB::OGE_F32, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UNE] = {{RTLIB::UNE_F32, CmpInst::ICMP_NE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UNO] = {{RTLIB::UO_F32, CmpInst::ICMP_NE}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_ONE] = {{RTLIB::OGT_F32, CmpInst::ICMP_SGT},
|
|
|
|
{RTLIB::OLT_F32, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp32Libcalls[CmpInst::FCMP_UEQ] = {{RTLIB::OEQ_F32, CmpInst::ICMP_EQ},
|
|
|
|
{RTLIB::UO_F32, CmpInst::ICMP_NE}};
|
2017-07-11 10:50:01 +02:00
|
|
|
|
|
|
|
FCmp64Libcalls.resize(CmpInst::LAST_FCMP_PREDICATE + 1);
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OEQ] = {{RTLIB::OEQ_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OGE] = {{RTLIB::OGE_F64, CmpInst::ICMP_SGE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OGT] = {{RTLIB::OGT_F64, CmpInst::ICMP_SGT}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OLE] = {{RTLIB::OLE_F64, CmpInst::ICMP_SLE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_OLT] = {{RTLIB::OLT_F64, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ORD] = {{RTLIB::O_F64, CmpInst::ICMP_EQ}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UGE] = {{RTLIB::OLT_F64, CmpInst::ICMP_SGE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UGT] = {{RTLIB::OLE_F64, CmpInst::ICMP_SGT}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ULE] = {{RTLIB::OGT_F64, CmpInst::ICMP_SLE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ULT] = {{RTLIB::OGE_F64, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UNE] = {{RTLIB::UNE_F64, CmpInst::ICMP_NE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UNO] = {{RTLIB::UO_F64, CmpInst::ICMP_NE}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_ONE] = {{RTLIB::OGT_F64, CmpInst::ICMP_SGT},
|
|
|
|
{RTLIB::OLT_F64, CmpInst::ICMP_SLT}};
|
|
|
|
FCmp64Libcalls[CmpInst::FCMP_UEQ] = {{RTLIB::OEQ_F64, CmpInst::ICMP_EQ},
|
|
|
|
{RTLIB::UO_F64, CmpInst::ICMP_NE}};
|
2017-07-06 11:09:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
ARMLegalizerInfo::FCmpLibcallsList
|
2017-07-11 10:50:01 +02:00
|
|
|
ARMLegalizerInfo::getFCmpLibcalls(CmpInst::Predicate Predicate,
|
|
|
|
unsigned Size) const {
|
2017-07-06 11:09:33 +02:00
|
|
|
assert(CmpInst::isFPPredicate(Predicate) && "Unsupported FCmp predicate");
|
2017-07-11 10:50:01 +02:00
|
|
|
if (Size == 32)
|
|
|
|
return FCmp32Libcalls[Predicate];
|
|
|
|
if (Size == 64)
|
|
|
|
return FCmp64Libcalls[Predicate];
|
|
|
|
llvm_unreachable("Unsupported size for FCmp predicate");
|
2017-07-06 11:09:33 +02:00
|
|
|
}
|
|
|
|
|
2017-04-24 11:12:19 +02:00
|
|
|
bool ARMLegalizerInfo::legalizeCustom(MachineInstr &MI,
|
|
|
|
MachineRegisterInfo &MRI,
|
|
|
|
MachineIRBuilder &MIRBuilder) const {
|
|
|
|
using namespace TargetOpcode;
|
|
|
|
|
2017-07-05 14:57:24 +02:00
|
|
|
MIRBuilder.setInstr(MI);
|
|
|
|
|
2017-04-24 11:12:19 +02:00
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
default:
|
|
|
|
return false;
|
2017-06-15 12:53:31 +02:00
|
|
|
case G_SREM:
|
|
|
|
case G_UREM: {
|
|
|
|
unsigned OriginalResult = MI.getOperand(0).getReg();
|
|
|
|
auto Size = MRI.getType(OriginalResult).getSizeInBits();
|
|
|
|
if (Size != 32)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
auto Libcall =
|
|
|
|
MI.getOpcode() == G_SREM ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32;
|
|
|
|
|
|
|
|
// Our divmod libcalls return a struct containing the quotient and the
|
|
|
|
// remainder. We need to create a virtual register for it.
|
|
|
|
auto &Ctx = MIRBuilder.getMF().getFunction()->getContext();
|
|
|
|
Type *ArgTy = Type::getInt32Ty(Ctx);
|
|
|
|
StructType *RetTy = StructType::get(Ctx, {ArgTy, ArgTy}, /* Packed */ true);
|
|
|
|
auto RetVal = MRI.createGenericVirtualRegister(
|
|
|
|
getLLTForType(*RetTy, MIRBuilder.getMF().getDataLayout()));
|
|
|
|
|
2017-07-05 14:57:24 +02:00
|
|
|
auto Status = createLibcall(MIRBuilder, Libcall, {RetVal, RetTy},
|
|
|
|
{{MI.getOperand(1).getReg(), ArgTy},
|
|
|
|
{MI.getOperand(2).getReg(), ArgTy}});
|
2017-06-15 12:53:31 +02:00
|
|
|
if (Status != LegalizerHelper::Legalized)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// The remainder is the second result of divmod. Split the return value into
|
|
|
|
// a new, unused register for the quotient and the destination of the
|
|
|
|
// original instruction for the remainder.
|
|
|
|
MIRBuilder.buildUnmerge(
|
|
|
|
{MRI.createGenericVirtualRegister(LLT::scalar(32)), OriginalResult},
|
|
|
|
RetVal);
|
2017-07-06 11:09:33 +02:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
case G_FCMP: {
|
2017-07-11 10:50:01 +02:00
|
|
|
assert(MRI.getType(MI.getOperand(2).getReg()) ==
|
|
|
|
MRI.getType(MI.getOperand(3).getReg()) &&
|
|
|
|
"Mismatched operands for G_FCMP");
|
|
|
|
auto OpSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits();
|
2017-07-06 11:09:33 +02:00
|
|
|
|
|
|
|
auto OriginalResult = MI.getOperand(0).getReg();
|
|
|
|
auto Predicate =
|
|
|
|
static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
|
2017-07-11 10:50:01 +02:00
|
|
|
auto Libcalls = getFCmpLibcalls(Predicate, OpSize);
|
2017-07-06 11:09:33 +02:00
|
|
|
|
|
|
|
if (Libcalls.empty()) {
|
|
|
|
assert((Predicate == CmpInst::FCMP_TRUE ||
|
|
|
|
Predicate == CmpInst::FCMP_FALSE) &&
|
|
|
|
"Predicate needs libcalls, but none specified");
|
|
|
|
MIRBuilder.buildConstant(OriginalResult,
|
|
|
|
Predicate == CmpInst::FCMP_TRUE ? 1 : 0);
|
2017-07-11 11:43:51 +02:00
|
|
|
MI.eraseFromParent();
|
2017-07-06 11:09:33 +02:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
auto &Ctx = MIRBuilder.getMF().getFunction()->getContext();
|
2017-07-11 10:50:01 +02:00
|
|
|
assert((OpSize == 32 || OpSize == 64) && "Unsupported operand size");
|
|
|
|
auto *ArgTy = OpSize == 32 ? Type::getFloatTy(Ctx) : Type::getDoubleTy(Ctx);
|
2017-07-06 11:09:33 +02:00
|
|
|
auto *RetTy = Type::getInt32Ty(Ctx);
|
|
|
|
|
|
|
|
SmallVector<unsigned, 2> Results;
|
|
|
|
for (auto Libcall : Libcalls) {
|
|
|
|
auto LibcallResult = MRI.createGenericVirtualRegister(LLT::scalar(32));
|
|
|
|
auto Status =
|
|
|
|
createLibcall(MIRBuilder, Libcall.LibcallID, {LibcallResult, RetTy},
|
|
|
|
{{MI.getOperand(2).getReg(), ArgTy},
|
|
|
|
{MI.getOperand(3).getReg(), ArgTy}});
|
|
|
|
|
|
|
|
if (Status != LegalizerHelper::Legalized)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
auto ProcessedResult =
|
|
|
|
Libcalls.size() == 1
|
|
|
|
? OriginalResult
|
|
|
|
: MRI.createGenericVirtualRegister(MRI.getType(OriginalResult));
|
|
|
|
|
|
|
|
// We have a result, but we need to transform it into a proper 1-bit 0 or
|
|
|
|
// 1, taking into account the different peculiarities of the values
|
|
|
|
// returned by the comparison functions.
|
|
|
|
CmpInst::Predicate ResultPred = Libcall.Predicate;
|
|
|
|
if (ResultPred == CmpInst::BAD_ICMP_PREDICATE) {
|
|
|
|
// We have a nice 0 or 1, and we just need to truncate it back to 1 bit
|
|
|
|
// to keep the types consistent.
|
|
|
|
MIRBuilder.buildTrunc(ProcessedResult, LibcallResult);
|
|
|
|
} else {
|
|
|
|
// We need to compare against 0.
|
|
|
|
assert(CmpInst::isIntPredicate(ResultPred) && "Unsupported predicate");
|
|
|
|
auto Zero = MRI.createGenericVirtualRegister(LLT::scalar(32));
|
|
|
|
MIRBuilder.buildConstant(Zero, 0);
|
|
|
|
MIRBuilder.buildICmp(ResultPred, ProcessedResult, LibcallResult, Zero);
|
|
|
|
}
|
|
|
|
Results.push_back(ProcessedResult);
|
|
|
|
}
|
2017-06-15 12:53:31 +02:00
|
|
|
|
2017-07-06 11:09:33 +02:00
|
|
|
if (Results.size() != 1) {
|
|
|
|
assert(Results.size() == 2 && "Unexpected number of results");
|
|
|
|
MIRBuilder.buildOr(OriginalResult, Results[0], Results[1]);
|
|
|
|
}
|
2017-07-05 14:57:24 +02:00
|
|
|
break;
|
2017-06-15 12:53:31 +02:00
|
|
|
}
|
2017-04-24 11:12:19 +02:00
|
|
|
}
|
2017-07-05 14:57:24 +02:00
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
return true;
|
2017-04-24 11:12:19 +02:00
|
|
|
}
|