2009-10-08 08:02:10 +02:00
|
|
|
; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
|
2009-06-23 01:27:02 +02:00
|
|
|
|
|
|
|
define <8 x i8> @vpaddi8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
|
2009-10-08 08:02:10 +02:00
|
|
|
;CHECK: vpaddi8:
|
|
|
|
;CHECK: vpadd.i8
|
2009-06-23 01:27:02 +02:00
|
|
|
%tmp1 = load <8 x i8>* %A
|
|
|
|
%tmp2 = load <8 x i8>* %B
|
2009-08-11 03:15:26 +02:00
|
|
|
%tmp3 = call <8 x i8> @llvm.arm.neon.vpadd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <8 x i8> %tmp3
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vpaddi16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
|
2009-10-08 08:02:10 +02:00
|
|
|
;CHECK: vpaddi16:
|
|
|
|
;CHECK: vpadd.i16
|
2009-06-23 01:27:02 +02:00
|
|
|
%tmp1 = load <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>* %B
|
2009-08-11 03:15:26 +02:00
|
|
|
%tmp3 = call <4 x i16> @llvm.arm.neon.vpadd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i16> %tmp3
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vpaddi32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
|
2009-10-08 08:02:10 +02:00
|
|
|
;CHECK: vpaddi32:
|
|
|
|
;CHECK: vpadd.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = load <2 x i32>* %B
|
2009-08-11 03:15:26 +02:00
|
|
|
%tmp3 = call <2 x i32> @llvm.arm.neon.vpadd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> %tmp3
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x float> @vpaddf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
2009-10-08 08:02:10 +02:00
|
|
|
;CHECK: vpaddf32:
|
|
|
|
;CHECK: vpadd.f32
|
2009-06-23 01:27:02 +02:00
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-08-11 03:15:26 +02:00
|
|
|
%tmp3 = call <2 x float> @llvm.arm.neon.vpadd.v2f32(<2 x float> %tmp1, <2 x float> %tmp2)
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x float> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-08-11 03:15:26 +02:00
|
|
|
declare <8 x i8> @llvm.arm.neon.vpadd.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vpadd.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vpadd.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
|
2009-06-23 01:27:02 +02:00
|
|
|
|
2009-08-11 03:15:26 +02:00
|
|
|
declare <2 x float> @llvm.arm.neon.vpadd.v2f32(<2 x float>, <2 x float>) nounwind readnone
|
2009-10-09 22:20:54 +02:00
|
|
|
|
|
|
|
define <4 x i16> @vpaddls8(<8 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vpaddls8:
|
|
|
|
;CHECK: vpaddl.s8
|
|
|
|
%tmp1 = load <8 x i8>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vpaddls.v4i16.v8i8(<8 x i8> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vpaddls16(<4 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vpaddls16:
|
|
|
|
;CHECK: vpaddl.s16
|
|
|
|
%tmp1 = load <4 x i16>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vpaddls.v2i32.v4i16(<4 x i16> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <1 x i64> @vpaddls32(<2 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vpaddls32:
|
|
|
|
;CHECK: vpaddl.s32
|
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = call <1 x i64> @llvm.arm.neon.vpaddls.v1i64.v2i32(<2 x i32> %tmp1)
|
|
|
|
ret <1 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vpaddlu8(<8 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlu8:
|
|
|
|
;CHECK: vpaddl.u8
|
|
|
|
%tmp1 = load <8 x i8>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vpaddlu.v4i16.v8i8(<8 x i8> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vpaddlu16(<4 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlu16:
|
|
|
|
;CHECK: vpaddl.u16
|
|
|
|
%tmp1 = load <4 x i16>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vpaddlu.v2i32.v4i16(<4 x i16> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <1 x i64> @vpaddlu32(<2 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlu32:
|
|
|
|
;CHECK: vpaddl.u32
|
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = call <1 x i64> @llvm.arm.neon.vpaddlu.v1i64.v2i32(<2 x i32> %tmp1)
|
|
|
|
ret <1 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i16> @vpaddlQs8(<16 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQs8:
|
|
|
|
;CHECK: vpaddl.s8
|
|
|
|
%tmp1 = load <16 x i8>* %A
|
|
|
|
%tmp2 = call <8 x i16> @llvm.arm.neon.vpaddls.v8i16.v16i8(<16 x i8> %tmp1)
|
|
|
|
ret <8 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @vpaddlQs16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQs16:
|
|
|
|
;CHECK: vpaddl.s16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vpaddls.v4i32.v8i16(<8 x i16> %tmp1)
|
|
|
|
ret <4 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i64> @vpaddlQs32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQs32:
|
|
|
|
;CHECK: vpaddl.s32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <2 x i64> @llvm.arm.neon.vpaddls.v2i64.v4i32(<4 x i32> %tmp1)
|
|
|
|
ret <2 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i16> @vpaddlQu8(<16 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQu8:
|
|
|
|
;CHECK: vpaddl.u8
|
|
|
|
%tmp1 = load <16 x i8>* %A
|
|
|
|
%tmp2 = call <8 x i16> @llvm.arm.neon.vpaddlu.v8i16.v16i8(<16 x i8> %tmp1)
|
|
|
|
ret <8 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @vpaddlQu16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQu16:
|
|
|
|
;CHECK: vpaddl.u16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vpaddlu.v4i32.v8i16(<8 x i16> %tmp1)
|
|
|
|
ret <4 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i64> @vpaddlQu32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vpaddlQu32:
|
|
|
|
;CHECK: vpaddl.u32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <2 x i64> @llvm.arm.neon.vpaddlu.v2i64.v4i32(<4 x i32> %tmp1)
|
|
|
|
ret <2 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vpaddls.v4i16.v8i8(<8 x i8>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vpaddls.v2i32.v4i16(<4 x i16>) nounwind readnone
|
|
|
|
declare <1 x i64> @llvm.arm.neon.vpaddls.v1i64.v2i32(<2 x i32>) nounwind readnone
|
|
|
|
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vpaddlu.v4i16.v8i8(<8 x i8>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vpaddlu.v2i32.v4i16(<4 x i16>) nounwind readnone
|
|
|
|
declare <1 x i64> @llvm.arm.neon.vpaddlu.v1i64.v2i32(<2 x i32>) nounwind readnone
|
|
|
|
|
|
|
|
declare <8 x i16> @llvm.arm.neon.vpaddls.v8i16.v16i8(<16 x i8>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vpaddls.v4i32.v8i16(<8 x i16>) nounwind readnone
|
|
|
|
declare <2 x i64> @llvm.arm.neon.vpaddls.v2i64.v4i32(<4 x i32>) nounwind readnone
|
|
|
|
|
|
|
|
declare <8 x i16> @llvm.arm.neon.vpaddlu.v8i16.v16i8(<16 x i8>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vpaddlu.v4i32.v8i16(<8 x i16>) nounwind readnone
|
|
|
|
declare <2 x i64> @llvm.arm.neon.vpaddlu.v2i64.v4i32(<4 x i32>) nounwind readnone
|