2009-10-08 01:47:21 +02:00
|
|
|
; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
|
2009-06-23 01:27:02 +02:00
|
|
|
|
|
|
|
define <8 x i8> @v_movi8() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi8:
|
|
|
|
;CHECK: vmov.i8
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <8 x i8> < i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8 >
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @v_movi16a() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi16a:
|
|
|
|
;CHECK: vmov.i16
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i16> < i16 16, i16 16, i16 16, i16 16 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x1000 = 4096
|
|
|
|
define <4 x i16> @v_movi16b() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi16b:
|
|
|
|
;CHECK: vmov.i16
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i16> < i16 4096, i16 4096, i16 4096, i16 4096 >
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @v_movi32a() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32a:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 32, i32 32 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x2000 = 8192
|
|
|
|
define <2 x i32> @v_movi32b() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32b:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 8192, i32 8192 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x200000 = 2097152
|
|
|
|
define <2 x i32> @v_movi32c() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32c:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 2097152, i32 2097152 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20000000 = 536870912
|
|
|
|
define <2 x i32> @v_movi32d() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32d:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 536870912, i32 536870912 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20ff = 8447
|
|
|
|
define <2 x i32> @v_movi32e() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32e:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 8447, i32 8447 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20ffff = 2162687
|
|
|
|
define <2 x i32> @v_movi32f() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi32f:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i32> < i32 2162687, i32 2162687 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0xff0000ff0000ffff = 18374687574888349695
|
|
|
|
define <1 x i64> @v_movi64() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movi64:
|
|
|
|
;CHECK: vmov.i64
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <1 x i64> < i64 18374687574888349695 >
|
|
|
|
}
|
|
|
|
|
|
|
|
define <16 x i8> @v_movQi8() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi8:
|
|
|
|
;CHECK: vmov.i8
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <16 x i8> < i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8, i8 8 >
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i16> @v_movQi16a() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi16a:
|
|
|
|
;CHECK: vmov.i16
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <8 x i16> < i16 16, i16 16, i16 16, i16 16, i16 16, i16 16, i16 16, i16 16 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x1000 = 4096
|
|
|
|
define <8 x i16> @v_movQi16b() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi16b:
|
|
|
|
;CHECK: vmov.i16
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <8 x i16> < i16 4096, i16 4096, i16 4096, i16 4096, i16 4096, i16 4096, i16 4096, i16 4096 >
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @v_movQi32a() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32a:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 32, i32 32, i32 32, i32 32 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x2000 = 8192
|
|
|
|
define <4 x i32> @v_movQi32b() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32b:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 8192, i32 8192, i32 8192, i32 8192 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x200000 = 2097152
|
|
|
|
define <4 x i32> @v_movQi32c() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32c:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 2097152, i32 2097152, i32 2097152, i32 2097152 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20000000 = 536870912
|
|
|
|
define <4 x i32> @v_movQi32d() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32d:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 536870912, i32 536870912, i32 536870912, i32 536870912 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20ff = 8447
|
|
|
|
define <4 x i32> @v_movQi32e() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32e:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 8447, i32 8447, i32 8447, i32 8447 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0x20ffff = 2162687
|
|
|
|
define <4 x i32> @v_movQi32f() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi32f:
|
|
|
|
;CHECK: vmov.i32
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <4 x i32> < i32 2162687, i32 2162687, i32 2162687, i32 2162687 >
|
|
|
|
}
|
|
|
|
|
|
|
|
; 0xff0000ff0000ffff = 18374687574888349695
|
|
|
|
define <2 x i64> @v_movQi64() nounwind {
|
2009-10-08 01:47:21 +02:00
|
|
|
;CHECK: v_movQi64:
|
|
|
|
;CHECK: vmov.i64
|
2009-06-23 01:27:02 +02:00
|
|
|
ret <2 x i64> < i64 18374687574888349695, i64 18374687574888349695 >
|
|
|
|
}
|
2009-10-09 22:20:54 +02:00
|
|
|
|
|
|
|
define <8 x i16> @vmovls8(<8 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vmovls8:
|
|
|
|
;CHECK: vmovl.s8
|
|
|
|
%tmp1 = load <8 x i8>* %A
|
|
|
|
%tmp2 = call <8 x i16> @llvm.arm.neon.vmovls.v8i16(<8 x i8> %tmp1)
|
|
|
|
ret <8 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @vmovls16(<4 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vmovls16:
|
|
|
|
;CHECK: vmovl.s16
|
|
|
|
%tmp1 = load <4 x i16>* %A
|
|
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vmovls.v4i32(<4 x i16> %tmp1)
|
|
|
|
ret <4 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i64> @vmovls32(<2 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vmovls32:
|
|
|
|
;CHECK: vmovl.s32
|
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = call <2 x i64> @llvm.arm.neon.vmovls.v2i64(<2 x i32> %tmp1)
|
|
|
|
ret <2 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i16> @vmovlu8(<8 x i8>* %A) nounwind {
|
|
|
|
;CHECK: vmovlu8:
|
|
|
|
;CHECK: vmovl.u8
|
|
|
|
%tmp1 = load <8 x i8>* %A
|
|
|
|
%tmp2 = call <8 x i16> @llvm.arm.neon.vmovlu.v8i16(<8 x i8> %tmp1)
|
|
|
|
ret <8 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i32> @vmovlu16(<4 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vmovlu16:
|
|
|
|
;CHECK: vmovl.u16
|
|
|
|
%tmp1 = load <4 x i16>* %A
|
|
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vmovlu.v4i32(<4 x i16> %tmp1)
|
|
|
|
ret <4 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i64> @vmovlu32(<2 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vmovlu32:
|
|
|
|
;CHECK: vmovl.u32
|
|
|
|
%tmp1 = load <2 x i32>* %A
|
|
|
|
%tmp2 = call <2 x i64> @llvm.arm.neon.vmovlu.v2i64(<2 x i32> %tmp1)
|
|
|
|
ret <2 x i64> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <8 x i16> @llvm.arm.neon.vmovls.v8i16(<8 x i8>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vmovls.v4i32(<4 x i16>) nounwind readnone
|
|
|
|
declare <2 x i64> @llvm.arm.neon.vmovls.v2i64(<2 x i32>) nounwind readnone
|
|
|
|
|
|
|
|
declare <8 x i16> @llvm.arm.neon.vmovlu.v8i16(<8 x i8>) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vmovlu.v4i32(<4 x i16>) nounwind readnone
|
|
|
|
declare <2 x i64> @llvm.arm.neon.vmovlu.v2i64(<2 x i32>) nounwind readnone
|
|
|
|
|
|
|
|
define <8 x i8> @vmovni16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vmovni16:
|
|
|
|
;CHECK: vmovn.i16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <8 x i8> @llvm.arm.neon.vmovn.v8i8(<8 x i16> %tmp1)
|
|
|
|
ret <8 x i8> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vmovni32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vmovni32:
|
|
|
|
;CHECK: vmovn.i32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vmovn.v4i16(<4 x i32> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vmovni64(<2 x i64>* %A) nounwind {
|
|
|
|
;CHECK: vmovni64:
|
|
|
|
;CHECK: vmovn.i64
|
|
|
|
%tmp1 = load <2 x i64>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vmovn.v2i32(<2 x i64> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <8 x i8> @llvm.arm.neon.vmovn.v8i8(<8 x i16>) nounwind readnone
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vmovn.v4i16(<4 x i32>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vmovn.v2i32(<2 x i64>) nounwind readnone
|
|
|
|
|
|
|
|
define <8 x i8> @vqmovns16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vqmovns16:
|
|
|
|
;CHECK: vqmovn.s16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <8 x i8> @llvm.arm.neon.vqmovns.v8i8(<8 x i16> %tmp1)
|
|
|
|
ret <8 x i8> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vqmovns32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vqmovns32:
|
|
|
|
;CHECK: vqmovn.s32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vqmovns.v4i16(<4 x i32> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vqmovns64(<2 x i64>* %A) nounwind {
|
|
|
|
;CHECK: vqmovns64:
|
|
|
|
;CHECK: vqmovn.s64
|
|
|
|
%tmp1 = load <2 x i64>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vqmovns.v2i32(<2 x i64> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i8> @vqmovnu16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vqmovnu16:
|
|
|
|
;CHECK: vqmovn.u16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <8 x i8> @llvm.arm.neon.vqmovnu.v8i8(<8 x i16> %tmp1)
|
|
|
|
ret <8 x i8> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vqmovnu32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vqmovnu32:
|
|
|
|
;CHECK: vqmovn.u32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vqmovnu.v4i16(<4 x i32> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vqmovnu64(<2 x i64>* %A) nounwind {
|
|
|
|
;CHECK: vqmovnu64:
|
|
|
|
;CHECK: vqmovn.u64
|
|
|
|
%tmp1 = load <2 x i64>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vqmovnu.v2i32(<2 x i64> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i8> @vqmovuns16(<8 x i16>* %A) nounwind {
|
|
|
|
;CHECK: vqmovuns16:
|
|
|
|
;CHECK: vqmovun.s16
|
|
|
|
%tmp1 = load <8 x i16>* %A
|
|
|
|
%tmp2 = call <8 x i8> @llvm.arm.neon.vqmovnsu.v8i8(<8 x i16> %tmp1)
|
|
|
|
ret <8 x i8> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <4 x i16> @vqmovuns32(<4 x i32>* %A) nounwind {
|
|
|
|
;CHECK: vqmovuns32:
|
|
|
|
;CHECK: vqmovun.s32
|
|
|
|
%tmp1 = load <4 x i32>* %A
|
|
|
|
%tmp2 = call <4 x i16> @llvm.arm.neon.vqmovnsu.v4i16(<4 x i32> %tmp1)
|
|
|
|
ret <4 x i16> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
define <2 x i32> @vqmovuns64(<2 x i64>* %A) nounwind {
|
|
|
|
;CHECK: vqmovuns64:
|
|
|
|
;CHECK: vqmovun.s64
|
|
|
|
%tmp1 = load <2 x i64>* %A
|
|
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vqmovnsu.v2i32(<2 x i64> %tmp1)
|
|
|
|
ret <2 x i32> %tmp2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <8 x i8> @llvm.arm.neon.vqmovns.v8i8(<8 x i16>) nounwind readnone
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vqmovns.v4i16(<4 x i32>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vqmovns.v2i32(<2 x i64>) nounwind readnone
|
|
|
|
|
|
|
|
declare <8 x i8> @llvm.arm.neon.vqmovnu.v8i8(<8 x i16>) nounwind readnone
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vqmovnu.v4i16(<4 x i32>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vqmovnu.v2i32(<2 x i64>) nounwind readnone
|
|
|
|
|
|
|
|
declare <8 x i8> @llvm.arm.neon.vqmovnsu.v8i8(<8 x i16>) nounwind readnone
|
|
|
|
declare <4 x i16> @llvm.arm.neon.vqmovnsu.v4i16(<4 x i32>) nounwind readnone
|
|
|
|
declare <2 x i32> @llvm.arm.neon.vqmovnsu.v2i32(<2 x i64>) nounwind readnone
|