2012-02-18 13:03:15 +01:00
|
|
|
//===-- SparcRegisterInfo.cpp - SPARC Register Information ----------------===//
|
2006-02-05 06:50:24 +01:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 21:36:04 +01:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2006-02-05 06:50:24 +01:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
2008-02-10 19:45:23 +01:00
|
|
|
// This file contains the SPARC implementation of the TargetRegisterInfo class.
|
2006-02-05 06:50:24 +01:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "SparcRegisterInfo.h"
|
2012-03-17 19:46:09 +01:00
|
|
|
#include "Sparc.h"
|
2013-05-29 06:46:31 +02:00
|
|
|
#include "SparcMachineFunctionInfo.h"
|
2006-02-05 06:50:24 +01:00
|
|
|
#include "SparcSubtarget.h"
|
2012-12-03 17:50:05 +01:00
|
|
|
#include "llvm/ADT/BitVector.h"
|
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2006-02-05 06:50:24 +01:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2012-12-03 17:50:05 +01:00
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2013-01-02 12:36:10 +01:00
|
|
|
#include "llvm/IR/Type.h"
|
2013-05-19 22:07:20 +02:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2009-07-11 22:10:48 +02:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2006-11-28 00:37:22 +01:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2011-06-27 20:32:37 +02:00
|
|
|
|
|
|
|
#define GET_REGINFO_TARGET_DESC
|
2011-06-24 03:44:41 +02:00
|
|
|
#include "SparcGenRegisterInfo.inc"
|
2011-06-27 20:32:37 +02:00
|
|
|
|
2006-02-05 06:50:24 +01:00
|
|
|
using namespace llvm;
|
|
|
|
|
2013-05-19 22:07:20 +02:00
|
|
|
static cl::opt<bool>
|
|
|
|
ReserveAppRegisters("sparc-reserve-app-registers", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Reserve application registers (%g2-%g4)"));
|
|
|
|
|
2006-11-14 00:36:35 +01:00
|
|
|
SparcRegisterInfo::SparcRegisterInfo(SparcSubtarget &st,
|
|
|
|
const TargetInstrInfo &tii)
|
2011-07-18 22:57:22 +02:00
|
|
|
: SparcGenRegisterInfo(SP::I7), Subtarget(st), TII(tii) {
|
2006-02-05 06:50:24 +01:00
|
|
|
}
|
|
|
|
|
2012-03-04 04:33:22 +01:00
|
|
|
const uint16_t* SparcRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF)
|
2007-07-14 16:06:15 +02:00
|
|
|
const {
|
2012-03-04 04:33:22 +01:00
|
|
|
static const uint16_t CalleeSavedRegs[] = { 0 };
|
2007-01-02 22:33:40 +01:00
|
|
|
return CalleeSavedRegs;
|
2006-05-18 02:12:58 +02:00
|
|
|
}
|
|
|
|
|
2007-02-19 22:49:54 +01:00
|
|
|
BitVector SparcRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
|
|
|
|
BitVector Reserved(getNumRegs());
|
2011-06-09 18:56:59 +02:00
|
|
|
// FIXME: G1 reserved for now for large imm generation by frame code.
|
|
|
|
Reserved.set(SP::G1);
|
2013-05-19 22:07:20 +02:00
|
|
|
|
2013-06-04 20:33:25 +02:00
|
|
|
// G1-G4 can be used in applications.
|
2013-05-19 22:07:20 +02:00
|
|
|
if (ReserveAppRegisters) {
|
|
|
|
Reserved.set(SP::G2);
|
|
|
|
Reserved.set(SP::G3);
|
|
|
|
Reserved.set(SP::G4);
|
|
|
|
}
|
2013-06-04 20:33:25 +02:00
|
|
|
// G5 is not reserved in 64 bit mode.
|
2013-05-19 22:07:20 +02:00
|
|
|
if (!Subtarget.is64Bit())
|
|
|
|
Reserved.set(SP::G5);
|
|
|
|
|
2007-02-19 22:49:54 +01:00
|
|
|
Reserved.set(SP::O6);
|
|
|
|
Reserved.set(SP::I6);
|
|
|
|
Reserved.set(SP::I7);
|
|
|
|
Reserved.set(SP::G0);
|
|
|
|
Reserved.set(SP::G6);
|
|
|
|
Reserved.set(SP::G7);
|
|
|
|
return Reserved;
|
|
|
|
}
|
|
|
|
|
2013-04-02 06:08:54 +02:00
|
|
|
const TargetRegisterClass*
|
|
|
|
SparcRegisterInfo::getPointerRegClass(const MachineFunction &MF,
|
|
|
|
unsigned Kind) const {
|
|
|
|
return Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
|
|
|
|
}
|
|
|
|
|
2010-08-27 01:32:16 +02:00
|
|
|
void
|
2009-10-07 19:12:56 +02:00
|
|
|
SparcRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
|
2013-01-31 21:02:54 +01:00
|
|
|
int SPAdj, unsigned FIOperandNum,
|
|
|
|
RegScavenger *RS) const {
|
2007-05-01 11:13:03 +02:00
|
|
|
assert(SPAdj == 0 && "Unexpected");
|
|
|
|
|
2006-02-05 06:50:24 +01:00
|
|
|
MachineInstr &MI = *II;
|
2009-02-13 03:31:35 +01:00
|
|
|
DebugLoc dl = MI.getDebugLoc();
|
2013-01-31 21:02:54 +01:00
|
|
|
int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
|
2006-02-05 06:50:24 +01:00
|
|
|
|
|
|
|
// Addressable stack objects are accessed using neg. offsets from %fp
|
|
|
|
MachineFunction &MF = *MI.getParent()->getParent();
|
2013-04-06 23:38:57 +02:00
|
|
|
int64_t Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
|
|
|
|
MI.getOperand(FIOperandNum + 1).getImm() +
|
|
|
|
Subtarget.getStackPointerBias();
|
2013-05-29 06:46:31 +02:00
|
|
|
SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
|
2013-06-01 06:51:18 +02:00
|
|
|
unsigned FramePtr = SP::I6;
|
|
|
|
if (FuncInfo->isLeafProc()) {
|
2013-06-04 20:33:25 +02:00
|
|
|
// Use %sp and adjust offset if needed.
|
2013-06-01 06:51:18 +02:00
|
|
|
FramePtr = SP::O6;
|
|
|
|
int stackSize = MF.getFrameInfo()->getStackSize();
|
|
|
|
Offset += (stackSize) ? Subtarget.getAdjustedFrameSize(stackSize) : 0 ;
|
|
|
|
}
|
|
|
|
|
2006-02-05 06:50:24 +01:00
|
|
|
// Replace frame index with a frame pointer reference.
|
|
|
|
if (Offset >= -4096 && Offset <= 4095) {
|
|
|
|
// If the offset is small enough to fit in the immediate field, directly
|
|
|
|
// encode it.
|
2013-05-29 06:46:31 +02:00
|
|
|
MI.getOperand(FIOperandNum).ChangeToRegister(FramePtr, false);
|
2013-01-31 21:02:54 +01:00
|
|
|
MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
|
2006-02-05 06:50:24 +01:00
|
|
|
} else {
|
2013-06-04 20:33:25 +02:00
|
|
|
// Otherwise, emit a G1 = SETHI %hi(offset). FIXME: it would be better to
|
2006-02-05 06:50:24 +01:00
|
|
|
// scavenge a register here instead of reserving G1 all of the time.
|
|
|
|
unsigned OffHi = (unsigned)Offset >> 10U;
|
2009-02-13 03:31:35 +01:00
|
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
|
2006-02-05 06:50:24 +01:00
|
|
|
// Emit G1 = G1 + I6
|
2009-02-13 03:31:35 +01:00
|
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::ADDrr), SP::G1).addReg(SP::G1)
|
2013-05-29 06:46:31 +02:00
|
|
|
.addReg(FramePtr);
|
2006-02-05 06:50:24 +01:00
|
|
|
// Insert: G1+%lo(offset) into the user.
|
2013-01-31 21:02:54 +01:00
|
|
|
MI.getOperand(FIOperandNum).ChangeToRegister(SP::G1, false);
|
|
|
|
MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset & ((1 << 10)-1));
|
2006-02-05 06:50:24 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-11-12 22:00:03 +01:00
|
|
|
unsigned SparcRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
|
2009-09-08 14:47:30 +02:00
|
|
|
return SP::I6;
|
2006-03-23 19:12:57 +01:00
|
|
|
}
|
|
|
|
|
2007-02-21 23:54:50 +01:00
|
|
|
unsigned SparcRegisterInfo::getEHExceptionRegister() const {
|
2009-07-14 18:55:14 +02:00
|
|
|
llvm_unreachable("What is the exception register");
|
2007-02-21 23:54:50 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
unsigned SparcRegisterInfo::getEHHandlerRegister() const {
|
2009-07-14 18:55:14 +02:00
|
|
|
llvm_unreachable("What is the exception handler register");
|
2007-02-21 23:54:50 +01:00
|
|
|
}
|