2003-01-13 02:01:31 +01:00
|
|
|
//===-- llvm/CodeGen/LiveVariables.h - Live Variable Analysis ---*- C++ -*-===//
|
2005-04-21 22:39:54 +02:00
|
|
|
//
|
2003-10-20 22:19:47 +02:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
2005-04-21 22:39:54 +02:00
|
|
|
//
|
2003-10-20 22:19:47 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2005-04-21 22:39:54 +02:00
|
|
|
//
|
2003-05-07 22:07:58 +02:00
|
|
|
// This file implements the LiveVariable analysis pass. For each machine
|
|
|
|
// instruction in the function, this pass calculates the set of registers that
|
|
|
|
// are immediately dead after the instruction (i.e., the instruction calculates
|
|
|
|
// the value, but it is never used) and the set of registers that are used by
|
|
|
|
// the instruction, but are never used after the instruction (i.e., they are
|
|
|
|
// killed).
|
|
|
|
//
|
2003-01-13 02:01:31 +01:00
|
|
|
// This class computes live variables using are sparse implementation based on
|
|
|
|
// the machine code SSA form. This class computes live variable information for
|
2003-05-07 22:07:58 +02:00
|
|
|
// each virtual and _register allocatable_ physical register in a function. It
|
|
|
|
// uses the dominance properties of SSA form to efficiently compute live
|
|
|
|
// variables for virtual registers, and assumes that physical registers are only
|
|
|
|
// live within a single basic block (allowing it to do a single local analysis
|
|
|
|
// to resolve physical register lifetimes in each basic block). If a physical
|
|
|
|
// register is not register allocatable, it is not tracked. This is useful for
|
|
|
|
// things like the stack pointer and condition codes.
|
2005-04-21 22:39:54 +02:00
|
|
|
//
|
2003-01-13 02:01:31 +01:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef LLVM_CODEGEN_LIVEVARIABLES_H
|
|
|
|
#define LLVM_CODEGEN_LIVEVARIABLES_H
|
|
|
|
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include <map>
|
|
|
|
|
2003-11-11 23:41:34 +01:00
|
|
|
namespace llvm {
|
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
class MRegisterInfo;
|
|
|
|
|
|
|
|
class LiveVariables : public MachineFunctionPass {
|
2003-05-12 16:23:04 +02:00
|
|
|
public:
|
2006-01-04 08:29:33 +01:00
|
|
|
/// VarInfo - This represents the regions where a virtual register is live in
|
|
|
|
/// the program. We represent this with three difference pieces of
|
|
|
|
/// information: the instruction that uniquely defines the value, the set of
|
|
|
|
/// blocks the instruction is live into and live out of, and the set of
|
|
|
|
/// non-phi instructions that are the last users of the value.
|
|
|
|
///
|
|
|
|
/// In the common case where a value is defined and killed in the same block,
|
|
|
|
/// DefInst is the defining inst, there is one killing instruction, and
|
|
|
|
/// AliveBlocks is empty.
|
|
|
|
///
|
|
|
|
/// Otherwise, the value is live out of the block. If the value is live
|
|
|
|
/// across any blocks, these blocks are listed in AliveBlocks. Blocks where
|
|
|
|
/// the liveness range ends are not included in AliveBlocks, instead being
|
|
|
|
/// captured by the Kills set. In these blocks, the value is live into the
|
|
|
|
/// block (unless the value is defined and killed in the same block) and lives
|
|
|
|
/// until the specified instruction. Note that there cannot ever be a value
|
|
|
|
/// whose Kills set contains two instructions from the same basic block.
|
|
|
|
///
|
|
|
|
/// PHI nodes complicate things a bit. If a PHI node is the last user of a
|
|
|
|
/// value in one of its predecessor blocks, it is not listed in the kills set,
|
|
|
|
/// but does include the predecessor block in the AliveBlocks set (unless that
|
|
|
|
/// block also defines the value). This leads to the (perfectly sensical)
|
|
|
|
/// situation where a value is defined in a block, and the last use is a phi
|
|
|
|
/// node in the successor. In this case, DefInst will be the defining
|
|
|
|
/// instruction, AliveBlocks is empty (the value is not live across any
|
|
|
|
/// blocks) and Kills is empty (phi nodes are not included). This is sensical
|
|
|
|
/// because the value must be live to the end of the block, but is not live in
|
|
|
|
/// any successor blocks.
|
2003-01-13 02:01:31 +01:00
|
|
|
struct VarInfo {
|
2004-07-19 08:26:50 +02:00
|
|
|
/// DefInst - The machine instruction that defines this register.
|
2005-08-24 01:40:41 +02:00
|
|
|
///
|
|
|
|
MachineInstr *DefInst;
|
2003-01-13 02:01:31 +01:00
|
|
|
|
|
|
|
/// AliveBlocks - Set of blocks of which this value is alive completely
|
|
|
|
/// through. This is a bit set which uses the basic block number as an
|
|
|
|
/// index.
|
|
|
|
///
|
|
|
|
std::vector<bool> AliveBlocks;
|
|
|
|
|
2004-07-19 09:04:55 +02:00
|
|
|
/// Kills - List of MachineInstruction's which are the last use of this
|
|
|
|
/// virtual register (kill it) in their basic block.
|
2003-01-13 02:01:31 +01:00
|
|
|
///
|
2004-07-19 09:04:55 +02:00
|
|
|
std::vector<MachineInstr*> Kills;
|
2003-01-13 02:01:31 +01:00
|
|
|
|
2004-07-19 08:26:50 +02:00
|
|
|
VarInfo() : DefInst(0) {}
|
2003-05-12 16:23:04 +02:00
|
|
|
|
2003-12-18 14:06:04 +01:00
|
|
|
/// removeKill - Delete a kill corresponding to the specified
|
|
|
|
/// machine instruction. Returns true if there was a kill
|
|
|
|
/// corresponding to this instruction, false otherwise.
|
|
|
|
bool removeKill(MachineInstr *MI) {
|
2004-07-19 09:04:55 +02:00
|
|
|
for (std::vector<MachineInstr*>::iterator i = Kills.begin(),
|
|
|
|
e = Kills.end(); i != e; ++i)
|
|
|
|
if (*i == MI) {
|
2003-12-18 14:06:04 +01:00
|
|
|
Kills.erase(i);
|
|
|
|
return true;
|
2003-05-12 16:23:04 +02:00
|
|
|
}
|
2003-12-18 14:06:04 +01:00
|
|
|
return false;
|
2003-05-12 16:23:04 +02:00
|
|
|
}
|
2006-01-04 06:39:51 +01:00
|
|
|
|
|
|
|
void dump() const;
|
2003-01-13 02:01:31 +01:00
|
|
|
};
|
|
|
|
|
2003-05-12 16:23:04 +02:00
|
|
|
private:
|
2003-01-13 02:01:31 +01:00
|
|
|
/// VirtRegInfo - This list is a mapping from virtual register number to
|
|
|
|
/// variable information. FirstVirtualRegister is subtracted from the virtual
|
|
|
|
/// register number before indexing into this list.
|
|
|
|
///
|
|
|
|
std::vector<VarInfo> VirtRegInfo;
|
|
|
|
|
2005-08-24 01:40:41 +02:00
|
|
|
/// RegistersKilled - This map keeps track of all of the registers that
|
2003-01-13 02:01:31 +01:00
|
|
|
/// are dead immediately after an instruction reads its operands. If an
|
|
|
|
/// instruction does not have an entry in this map, it kills no registers.
|
|
|
|
///
|
2005-08-24 01:40:41 +02:00
|
|
|
std::map<MachineInstr*, std::vector<unsigned> > RegistersKilled;
|
2003-01-13 02:01:31 +01:00
|
|
|
|
2005-08-24 01:40:41 +02:00
|
|
|
/// RegistersDead - This map keeps track of all of the registers that are
|
2003-01-13 02:01:31 +01:00
|
|
|
/// dead immediately after an instruction executes, which are not dead after
|
|
|
|
/// the operands are evaluated. In practice, this only contains registers
|
|
|
|
/// which are defined by an instruction, but never used.
|
|
|
|
///
|
2005-08-24 01:40:41 +02:00
|
|
|
std::map<MachineInstr*, std::vector<unsigned> > RegistersDead;
|
|
|
|
|
|
|
|
/// Dummy - An always empty vector used for instructions without dead or
|
|
|
|
/// killed operands.
|
|
|
|
std::vector<unsigned> Dummy;
|
2003-01-13 02:01:31 +01:00
|
|
|
|
2003-05-07 22:07:58 +02:00
|
|
|
/// AllocatablePhysicalRegisters - This vector keeps track of which registers
|
|
|
|
/// are actually register allocatable by the target machine. We can not track
|
|
|
|
/// liveness for values that are not in this set.
|
|
|
|
///
|
|
|
|
std::vector<bool> AllocatablePhysicalRegisters;
|
2003-05-12 05:51:30 +02:00
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
private: // Intermediate data structures
|
|
|
|
const MRegisterInfo *RegInfo;
|
|
|
|
|
|
|
|
MachineInstr **PhysRegInfo;
|
|
|
|
bool *PhysRegUsed;
|
|
|
|
|
2004-01-11 10:18:45 +01:00
|
|
|
void HandlePhysRegUse(unsigned Reg, MachineInstr *MI);
|
|
|
|
void HandlePhysRegDef(unsigned Reg, MachineInstr *MI);
|
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
public:
|
|
|
|
|
|
|
|
virtual bool runOnMachineFunction(MachineFunction &MF);
|
|
|
|
|
|
|
|
/// killed_iterator - Iterate over registers killed by a machine instruction
|
|
|
|
///
|
2005-08-24 01:40:41 +02:00
|
|
|
typedef std::vector<unsigned>::iterator killed_iterator;
|
2005-04-21 22:39:54 +02:00
|
|
|
|
2005-08-24 01:40:41 +02:00
|
|
|
std::vector<unsigned> &getKillsVector(MachineInstr *MI) {
|
|
|
|
std::map<MachineInstr*, std::vector<unsigned> >::iterator I =
|
|
|
|
RegistersKilled.find(MI);
|
|
|
|
return I != RegistersKilled.end() ? I->second : Dummy;
|
|
|
|
}
|
|
|
|
std::vector<unsigned> &getDeadDefsVector(MachineInstr *MI) {
|
|
|
|
std::map<MachineInstr*, std::vector<unsigned> >::iterator I =
|
|
|
|
RegistersDead.find(MI);
|
|
|
|
return I != RegistersDead.end() ? I->second : Dummy;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
/// killed_begin/end - Get access to the range of registers killed by a
|
|
|
|
/// machine instruction.
|
2003-05-12 05:51:30 +02:00
|
|
|
killed_iterator killed_begin(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
return getKillsVector(MI).begin();
|
2003-01-13 02:01:31 +01:00
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
killed_iterator killed_end(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
return getKillsVector(MI).end();
|
2003-01-13 02:01:31 +01:00
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
std::pair<killed_iterator, killed_iterator>
|
|
|
|
killed_range(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
std::vector<unsigned> &V = getKillsVector(MI);
|
|
|
|
return std::make_pair(V.begin(), V.end());
|
2003-05-12 05:51:30 +02:00
|
|
|
}
|
2003-01-13 02:01:31 +01:00
|
|
|
|
2005-01-01 16:58:55 +01:00
|
|
|
/// KillsRegister - Return true if the specified instruction kills the
|
|
|
|
/// specified register.
|
2005-08-24 02:09:02 +02:00
|
|
|
bool KillsRegister(MachineInstr *MI, unsigned Reg) const;
|
|
|
|
|
2003-05-12 05:51:30 +02:00
|
|
|
killed_iterator dead_begin(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
return getDeadDefsVector(MI).begin();
|
2003-01-13 02:01:31 +01:00
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
killed_iterator dead_end(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
return getDeadDefsVector(MI).end();
|
2003-01-13 02:01:31 +01:00
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
std::pair<killed_iterator, killed_iterator>
|
|
|
|
dead_range(MachineInstr *MI) {
|
2005-08-24 01:40:41 +02:00
|
|
|
std::vector<unsigned> &V = getDeadDefsVector(MI);
|
|
|
|
return std::make_pair(V.begin(), V.end());
|
2003-05-12 05:51:30 +02:00
|
|
|
}
|
2005-08-24 00:43:24 +02:00
|
|
|
|
|
|
|
/// RegisterDefIsDead - Return true if the specified instruction defines the
|
|
|
|
/// specified register, but that definition is dead.
|
2005-08-24 02:09:02 +02:00
|
|
|
bool RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const;
|
|
|
|
|
2003-05-12 05:51:30 +02:00
|
|
|
//===--------------------------------------------------------------------===//
|
|
|
|
// API to update live variable information
|
|
|
|
|
2004-02-19 19:28:22 +01:00
|
|
|
/// instructionChanged - When the address of an instruction changes, this
|
|
|
|
/// method should be called so that live variables can update its internal
|
|
|
|
/// data structures. This removes the records for OldMI, transfering them to
|
|
|
|
/// the records for NewMI.
|
|
|
|
void instructionChanged(MachineInstr *OldMI, MachineInstr *NewMI);
|
|
|
|
|
2003-05-12 05:51:30 +02:00
|
|
|
/// addVirtualRegisterKilled - Add information about the fact that the
|
|
|
|
/// specified register is killed after being used by the specified
|
|
|
|
/// instruction.
|
|
|
|
///
|
2004-07-19 08:55:21 +02:00
|
|
|
void addVirtualRegisterKilled(unsigned IncomingReg, MachineInstr *MI) {
|
2005-08-24 02:09:02 +02:00
|
|
|
std::vector<unsigned> &V = RegistersKilled[MI];
|
|
|
|
// Insert in a sorted order.
|
|
|
|
if (V.empty() || IncomingReg > V.back()) {
|
|
|
|
V.push_back(IncomingReg);
|
|
|
|
} else {
|
|
|
|
std::vector<unsigned>::iterator I = V.begin();
|
|
|
|
for (; *I < IncomingReg; ++I)
|
|
|
|
/*empty*/;
|
|
|
|
if (*I != IncomingReg) // Don't insert duplicates.
|
|
|
|
V.insert(I, IncomingReg);
|
|
|
|
}
|
2004-07-19 09:04:55 +02:00
|
|
|
getVarInfo(IncomingReg).Kills.push_back(MI);
|
2003-05-12 05:51:30 +02:00
|
|
|
}
|
|
|
|
|
2003-12-18 14:06:04 +01:00
|
|
|
/// removeVirtualRegisterKilled - Remove the specified virtual
|
|
|
|
/// register from the live variable information. Returns true if the
|
|
|
|
/// variable was marked as killed by the specified instruction,
|
|
|
|
/// false otherwise.
|
|
|
|
bool removeVirtualRegisterKilled(unsigned reg,
|
|
|
|
MachineBasicBlock *MBB,
|
|
|
|
MachineInstr *MI) {
|
|
|
|
if (!getVarInfo(reg).removeKill(MI))
|
|
|
|
return false;
|
2005-08-24 01:40:41 +02:00
|
|
|
|
|
|
|
std::vector<unsigned> &V = getKillsVector(MI);
|
|
|
|
for (unsigned i = 0, e = V.size(); i != e; ++i)
|
|
|
|
if (V[i] == reg) {
|
|
|
|
V.erase(V.begin()+i);
|
|
|
|
return true;
|
|
|
|
}
|
2003-12-18 14:06:04 +01:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2005-08-24 01:40:41 +02:00
|
|
|
/// removeVirtualRegistersKilled - Remove all killed info for the specified
|
|
|
|
/// instruction.
|
|
|
|
void removeVirtualRegistersKilled(MachineInstr *MI) {
|
2005-08-25 07:45:31 +02:00
|
|
|
std::map<MachineInstr*, std::vector<unsigned> >::iterator I =
|
|
|
|
RegistersKilled.find(MI);
|
|
|
|
if (I != RegistersKilled.end()) {
|
|
|
|
std::vector<unsigned> &Regs = I->second;
|
|
|
|
for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
|
|
|
|
bool removed = getVarInfo(Regs[i]).removeKill(MI);
|
|
|
|
assert(removed && "kill not in register's VarInfo?");
|
|
|
|
}
|
|
|
|
RegistersKilled.erase(I);
|
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// addVirtualRegisterDead - Add information about the fact that the specified
|
2003-01-13 02:01:31 +01:00
|
|
|
/// register is dead after being used by the specified instruction.
|
|
|
|
///
|
2004-07-19 08:55:21 +02:00
|
|
|
void addVirtualRegisterDead(unsigned IncomingReg, MachineInstr *MI) {
|
2005-08-24 02:09:02 +02:00
|
|
|
std::vector<unsigned> &V = RegistersDead[MI];
|
|
|
|
// Insert in a sorted order.
|
|
|
|
if (V.empty() || IncomingReg > V.back()) {
|
|
|
|
V.push_back(IncomingReg);
|
|
|
|
} else {
|
|
|
|
std::vector<unsigned>::iterator I = V.begin();
|
|
|
|
for (; *I < IncomingReg; ++I)
|
|
|
|
/*empty*/;
|
|
|
|
if (*I != IncomingReg) // Don't insert duplicates.
|
|
|
|
V.insert(I, IncomingReg);
|
|
|
|
}
|
2004-07-19 09:04:55 +02:00
|
|
|
getVarInfo(IncomingReg).Kills.push_back(MI);
|
2003-01-13 02:01:31 +01:00
|
|
|
}
|
|
|
|
|
2003-12-18 14:06:04 +01:00
|
|
|
/// removeVirtualRegisterDead - Remove the specified virtual
|
|
|
|
/// register from the live variable information. Returns true if the
|
|
|
|
/// variable was marked dead at the specified instruction, false
|
|
|
|
/// otherwise.
|
|
|
|
bool removeVirtualRegisterDead(unsigned reg,
|
|
|
|
MachineBasicBlock *MBB,
|
|
|
|
MachineInstr *MI) {
|
|
|
|
if (!getVarInfo(reg).removeKill(MI))
|
|
|
|
return false;
|
|
|
|
|
2005-08-24 01:40:41 +02:00
|
|
|
std::vector<unsigned> &V = getDeadDefsVector(MI);
|
|
|
|
for (unsigned i = 0, e = V.size(); i != e; ++i)
|
|
|
|
if (V[i] == reg) {
|
|
|
|
V.erase(V.begin()+i);
|
|
|
|
return true;
|
|
|
|
}
|
2003-12-18 14:06:04 +01:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// removeVirtualRegistersDead - Remove all of the specified dead
|
2003-05-12 05:51:30 +02:00
|
|
|
/// registers from the live variable information.
|
2005-08-24 01:40:41 +02:00
|
|
|
void removeVirtualRegistersDead(MachineInstr *MI) {
|
2005-08-25 07:45:31 +02:00
|
|
|
std::map<MachineInstr*, std::vector<unsigned> >::iterator I =
|
|
|
|
RegistersDead.find(MI);
|
|
|
|
if (I != RegistersDead.end()) {
|
|
|
|
std::vector<unsigned> &Regs = I->second;
|
|
|
|
for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
|
|
|
|
bool removed = getVarInfo(Regs[i]).removeKill(MI);
|
|
|
|
assert(removed && "kill not in register's VarInfo?");
|
|
|
|
}
|
|
|
|
RegistersDead.erase(I);
|
|
|
|
}
|
2003-05-12 05:51:30 +02:00
|
|
|
}
|
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
virtual void getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
AU.setPreservesAll();
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual void releaseMemory() {
|
|
|
|
VirtRegInfo.clear();
|
|
|
|
RegistersKilled.clear();
|
|
|
|
RegistersDead.clear();
|
|
|
|
}
|
2003-05-12 16:23:04 +02:00
|
|
|
|
|
|
|
/// getVarInfo - Return the VarInfo structure for the specified VIRTUAL
|
|
|
|
/// register.
|
|
|
|
VarInfo &getVarInfo(unsigned RegIdx);
|
2003-01-13 02:01:31 +01:00
|
|
|
|
2004-05-01 23:23:35 +02:00
|
|
|
void MarkVirtRegAliveInBlock(VarInfo &VRInfo, MachineBasicBlock *BB);
|
2003-01-13 02:01:31 +01:00
|
|
|
void HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
|
2005-04-22 05:46:24 +02:00
|
|
|
MachineInstr *MI);
|
2003-01-13 02:01:31 +01:00
|
|
|
};
|
|
|
|
|
2003-11-11 23:41:34 +01:00
|
|
|
} // End llvm namespace
|
|
|
|
|
2003-01-13 02:01:31 +01:00
|
|
|
#endif
|