2013-08-12 14:43:26 +02:00
|
|
|
; RUN: llc -O1 -mcpu=cortex-a15 -mtriple=armv7-linux-gnueabi -disable-a15-sd-optimization -verify-machineinstrs < %s | FileCheck -check-prefix=CHECK-DISABLED %s
|
|
|
|
; RUN: llc -O1 -mcpu=cortex-a15 -mtriple=armv7-linux-gnueabi -verify-machineinstrs < %s | FileCheck -check-prefix=CHECK-ENABLED %s
|
2013-03-15 19:28:25 +01:00
|
|
|
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-ENABLED-LABEL: t1:
|
|
|
|
; CHECK-DISABLED-LABEL: t1:
|
2013-03-15 19:28:25 +01:00
|
|
|
define <2 x float> @t1(float %f) {
|
|
|
|
; CHECK-ENABLED: vdup.32 d{{[0-9]*}}, d0[0]
|
2013-03-27 13:38:44 +01:00
|
|
|
; CHECK-DISABLED-NOT: vdup.32 d{{[0-9]*}}, d0[0]
|
2013-03-15 19:28:25 +01:00
|
|
|
%i1 = insertelement <2 x float> undef, float %f, i32 1
|
|
|
|
%i2 = fadd <2 x float> %i1, %i1
|
|
|
|
ret <2 x float> %i2
|
|
|
|
}
|
|
|
|
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-ENABLED-LABEL: t2:
|
|
|
|
; CHECK-DISABLED-LABEL: t2:
|
2013-03-15 19:28:25 +01:00
|
|
|
define <4 x float> @t2(float %g, float %f) {
|
|
|
|
; CHECK-ENABLED: vdup.32 q{{[0-9]*}}, d0[0]
|
2013-03-27 13:38:44 +01:00
|
|
|
; CHECK-DISABLED-NOT: vdup.32 d{{[0-9]*}}, d0[0]
|
2013-03-15 19:28:25 +01:00
|
|
|
%i1 = insertelement <4 x float> undef, float %f, i32 1
|
|
|
|
%i2 = fadd <4 x float> %i1, %i1
|
|
|
|
ret <4 x float> %i2
|
|
|
|
}
|
|
|
|
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-ENABLED-LABEL: t3:
|
|
|
|
; CHECK-DISABLED-LABEL: t3:
|
2013-03-15 19:28:25 +01:00
|
|
|
define arm_aapcs_vfpcc <2 x float> @t3(float %f) {
|
|
|
|
; CHECK-ENABLED: vdup.32 d{{[0-9]*}}, d0[0]
|
2013-03-27 13:38:44 +01:00
|
|
|
; CHECK-DISABLED-NOT: vdup.32 d{{[0-9]*}}, d0[0]
|
2013-03-15 19:28:25 +01:00
|
|
|
%i1 = insertelement <2 x float> undef, float %f, i32 1
|
|
|
|
%i2 = fadd <2 x float> %i1, %i1
|
|
|
|
ret <2 x float> %i2
|
|
|
|
}
|
|
|
|
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-ENABLED-LABEL: t4:
|
|
|
|
; CHECK-DISABLED-LABEL: t4:
|
2013-03-15 19:28:25 +01:00
|
|
|
define <2 x float> @t4(float %f) {
|
|
|
|
; CHECK-ENABLED: vdup.32 d{{[0-9]*}}, d0[0]
|
|
|
|
; CHECK-DISABLED-NOT: vdup
|
|
|
|
%i1 = insertelement <2 x float> undef, float %f, i32 1
|
|
|
|
br label %b
|
|
|
|
|
|
|
|
; Block %b has an S-reg as live-in.
|
|
|
|
b:
|
|
|
|
%i2 = fadd <2 x float> %i1, %i1
|
|
|
|
ret <2 x float> %i2
|
|
|
|
}
|
|
|
|
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-ENABLED-LABEL: t5:
|
|
|
|
; CHECK-DISABLED-LABEL: t5:
|
2013-03-15 19:28:25 +01:00
|
|
|
define arm_aapcs_vfpcc <4 x float> @t5(<4 x float> %q, float %f) {
|
|
|
|
; CHECK-ENABLED: vdup.32 d{{[0-9]*}}, d{{[0-9]*}}[0]
|
|
|
|
; CHECK-ENABLED: vadd.f32
|
|
|
|
; CHECK-ENABLED-NEXT: bx lr
|
|
|
|
; CHECK-DISABLED-NOT: vdup
|
|
|
|
%i1 = insertelement <4 x float> %q, float %f, i32 1
|
|
|
|
%i2 = fadd <4 x float> %i1, %i1
|
|
|
|
ret <4 x float> %i2
|
|
|
|
}
|