2006-05-15 00:18:28 +02:00
|
|
|
//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 21:36:04 +01:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
2006-05-15 00:18:28 +02:00
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "ARMTargetMachine.h"
|
2011-01-10 13:39:04 +01:00
|
|
|
#include "ARMFrameLowering.h"
|
2006-05-15 00:18:28 +02:00
|
|
|
#include "ARM.h"
|
|
|
|
#include "llvm/PassManager.h"
|
2007-05-16 04:01:49 +02:00
|
|
|
#include "llvm/CodeGen/Passes.h"
|
2011-09-28 00:14:12 +02:00
|
|
|
#include "llvm/MC/MCAsmInfo.h"
|
2010-12-05 23:04:16 +01:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2009-07-14 22:18:05 +02:00
|
|
|
#include "llvm/Support/FormattedStream.h"
|
2011-08-24 20:08:43 +02:00
|
|
|
#include "llvm/Support/TargetRegistry.h"
|
2007-01-19 08:51:42 +01:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2011-10-17 19:17:43 +02:00
|
|
|
#include "llvm/Transforms/Scalar.h"
|
2006-05-15 00:18:28 +02:00
|
|
|
using namespace llvm;
|
|
|
|
|
2011-08-25 03:00:36 +02:00
|
|
|
static cl::opt<bool>
|
2011-08-25 03:22:49 +02:00
|
|
|
EnableGlobalMerge("global-merge", cl::Hidden,
|
2011-08-25 03:00:36 +02:00
|
|
|
cl::desc("Enable global merge pass"),
|
|
|
|
cl::init(true));
|
|
|
|
|
2009-08-11 17:33:49 +02:00
|
|
|
extern "C" void LLVMInitializeARMTarget() {
|
2009-07-25 08:49:55 +02:00
|
|
|
// Register the target.
|
|
|
|
RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
|
|
|
|
RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
|
|
|
|
}
|
2009-06-16 22:12:29 +02:00
|
|
|
|
2011-12-20 03:50:00 +01:00
|
|
|
|
2007-02-23 04:14:31 +01:00
|
|
|
/// TargetMachine ctor - Create an ARM architecture model.
|
|
|
|
///
|
2011-07-19 08:37:02 +02:00
|
|
|
ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
2011-12-02 23:16:29 +01:00
|
|
|
const TargetOptions &Options,
|
2011-11-16 09:38:26 +01:00
|
|
|
Reloc::Model RM, CodeModel::Model CM,
|
|
|
|
CodeGenOpt::Level OL)
|
2011-12-02 23:16:29 +01:00
|
|
|
: LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
|
2011-07-07 02:08:19 +02:00
|
|
|
Subtarget(TT, CPU, FS),
|
2008-11-08 08:38:22 +01:00
|
|
|
JITInfo(),
|
2011-04-07 00:35:47 +02:00
|
|
|
InstrItins(Subtarget.getInstrItineraryData()) {
|
2011-06-23 20:15:17 +02:00
|
|
|
// Default to soft float ABI
|
2011-12-02 23:16:29 +01:00
|
|
|
if (Options.FloatABIType == FloatABI::Default)
|
|
|
|
this->Options.FloatABIType = FloatABI::Soft;
|
2008-10-30 17:10:54 +01:00
|
|
|
}
|
2006-05-15 00:18:28 +02:00
|
|
|
|
2011-12-20 03:50:00 +01:00
|
|
|
void ARMTargetMachine::anchor() { }
|
|
|
|
|
2011-07-19 08:37:02 +02:00
|
|
|
ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
2011-12-02 23:16:29 +01:00
|
|
|
const TargetOptions &Options,
|
2011-11-16 09:38:26 +01:00
|
|
|
Reloc::Model RM, CodeModel::Model CM,
|
|
|
|
CodeGenOpt::Level OL)
|
2011-12-02 23:16:29 +01:00
|
|
|
: ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
|
|
|
|
InstrInfo(Subtarget),
|
2010-10-03 20:59:45 +02:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:64-i64:32:64-"
|
2011-10-11 01:42:08 +02:00
|
|
|
"v128:32:128-v64:32:64-n32-S32") :
|
|
|
|
Subtarget.isAAPCS_ABI() ?
|
2010-10-03 20:59:45 +02:00
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
2011-10-11 01:42:08 +02:00
|
|
|
"v128:64:128-v64:64:64-n32-S64") :
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"v128:64:128-v64:64:64-n32-S32")),
|
2010-10-03 20:59:45 +02:00
|
|
|
ELFWriterInfo(*this),
|
2010-05-11 19:31:57 +02:00
|
|
|
TLInfo(*this),
|
2010-11-15 01:06:54 +01:00
|
|
|
TSInfo(*this),
|
2011-01-10 13:39:04 +01:00
|
|
|
FrameLowering(Subtarget) {
|
2010-08-11 09:17:46 +02:00
|
|
|
if (!Subtarget.hasARMOps())
|
|
|
|
report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
|
|
|
|
"support ARM mode execution!");
|
2009-06-26 23:28:53 +02:00
|
|
|
}
|
|
|
|
|
2011-12-20 03:50:00 +01:00
|
|
|
void ThumbTargetMachine::anchor() { }
|
|
|
|
|
2011-07-19 08:37:02 +02:00
|
|
|
ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
2011-12-02 23:16:29 +01:00
|
|
|
const TargetOptions &Options,
|
2011-11-16 09:38:26 +01:00
|
|
|
Reloc::Model RM, CodeModel::Model CM,
|
|
|
|
CodeGenOpt::Level OL)
|
2011-12-02 23:16:29 +01:00
|
|
|
: ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
|
2009-08-15 09:59:10 +02:00
|
|
|
InstrInfo(Subtarget.hasThumb2()
|
|
|
|
? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
|
|
|
|
: ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
|
2010-10-03 20:59:45 +02:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:64-i64:32:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-"
|
2011-10-11 01:42:08 +02:00
|
|
|
"v128:32:128-v64:32:64-a:0:32-n32-S32") :
|
|
|
|
Subtarget.isAAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-"
|
|
|
|
"v128:64:128-v64:64:64-a:0:32-n32-S64") :
|
2010-10-03 20:59:45 +02:00
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-"
|
2011-10-11 01:42:08 +02:00
|
|
|
"v128:64:128-v64:64:64-a:0:32-n32-S32")),
|
2010-10-03 20:59:45 +02:00
|
|
|
ELFWriterInfo(*this),
|
2010-05-11 19:31:57 +02:00
|
|
|
TLInfo(*this),
|
2010-11-15 01:06:54 +01:00
|
|
|
TSInfo(*this),
|
2011-01-10 13:39:04 +01:00
|
|
|
FrameLowering(Subtarget.hasThumb2()
|
|
|
|
? new ARMFrameLowering(Subtarget)
|
|
|
|
: (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
|
2009-06-26 23:28:53 +02:00
|
|
|
}
|
|
|
|
|
2012-02-03 06:12:41 +01:00
|
|
|
namespace {
|
|
|
|
/// ARM Code Generator Pass Configuration Options.
|
|
|
|
class ARMPassConfig : public TargetPassConfig {
|
|
|
|
public:
|
2012-02-04 03:56:59 +01:00
|
|
|
ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
|
|
|
|
: TargetPassConfig(TM, PM) {}
|
2012-02-03 06:12:41 +01:00
|
|
|
|
|
|
|
ARMBaseTargetMachine &getARMTargetMachine() const {
|
|
|
|
return getTM<ARMBaseTargetMachine>();
|
|
|
|
}
|
|
|
|
|
|
|
|
const ARMSubtarget &getARMSubtarget() const {
|
|
|
|
return *getARMTargetMachine().getSubtargetImpl();
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual bool addPreISel();
|
|
|
|
virtual bool addInstSelector();
|
|
|
|
virtual bool addPreRegAlloc();
|
|
|
|
virtual bool addPreSched2();
|
|
|
|
virtual bool addPreEmitPass();
|
|
|
|
};
|
|
|
|
} // namespace
|
|
|
|
|
2012-02-04 03:56:59 +01:00
|
|
|
TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
|
|
|
|
return new ARMPassConfig(this, PM);
|
2012-02-03 06:12:41 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
bool ARMPassConfig::addPreISel() {
|
|
|
|
if (TM->getOptLevel() != CodeGenOpt::None && EnableGlobalMerge)
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createGlobalMergePass(TM->getTargetLowering()));
|
2006-05-15 00:18:28 +02:00
|
|
|
|
2010-07-24 23:52:08 +02:00
|
|
|
return false;
|
|
|
|
}
|
2007-01-19 08:51:42 +01:00
|
|
|
|
2012-02-03 06:12:41 +01:00
|
|
|
bool ARMPassConfig::addInstSelector() {
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
|
2006-09-04 06:14:57 +02:00
|
|
|
return false;
|
|
|
|
}
|
2006-09-19 17:49:25 +02:00
|
|
|
|
2012-02-03 06:12:41 +01:00
|
|
|
bool ARMPassConfig::addPreRegAlloc() {
|
2009-09-27 11:46:04 +02:00
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
|
2012-02-03 06:12:41 +01:00
|
|
|
if (getOptLevel() != CodeGenOpt::None && !getARMSubtarget().isThumb1Only())
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createARMLoadStoreOptimizationPass(true));
|
2012-02-03 06:12:41 +01:00
|
|
|
if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createMLxExpansionPass());
|
2009-06-13 11:12:55 +02:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-02-03 06:12:41 +01:00
|
|
|
bool ARMPassConfig::addPreSched2() {
|
2009-09-30 10:53:01 +02:00
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
|
2011-11-16 09:38:26 +01:00
|
|
|
if (getOptLevel() != CodeGenOpt::None) {
|
2012-03-29 00:50:56 +02:00
|
|
|
if (!getARMSubtarget().isThumb1Only()) {
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createARMLoadStoreOptimizationPass());
|
2012-03-29 00:50:56 +02:00
|
|
|
printAndVerify("After ARM load / store optimizer");
|
|
|
|
}
|
2012-02-03 06:12:41 +01:00
|
|
|
if (getARMSubtarget().hasNEON())
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
|
2010-11-11 21:50:14 +01:00
|
|
|
}
|
2009-09-30 10:53:01 +02:00
|
|
|
|
2009-11-07 00:52:48 +01:00
|
|
|
// Expand some pseudo instructions into multiple instructions to allow
|
|
|
|
// proper scheduling.
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createARMExpandPseudoPass());
|
2009-11-07 00:52:48 +01:00
|
|
|
|
2011-11-16 09:38:26 +01:00
|
|
|
if (getOptLevel() != CodeGenOpt::None) {
|
2012-02-03 06:12:41 +01:00
|
|
|
if (!getARMSubtarget().isThumb1Only())
|
2012-07-02 21:48:37 +02:00
|
|
|
addPass(&IfConverterID);
|
2010-06-16 09:35:02 +02:00
|
|
|
}
|
2012-02-03 06:12:41 +01:00
|
|
|
if (getARMSubtarget().isThumb2())
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createThumb2ITBlockPass());
|
2010-06-16 09:35:02 +02:00
|
|
|
|
2009-09-30 10:53:01 +02:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-02-03 06:12:41 +01:00
|
|
|
bool ARMPassConfig::addPreEmitPass() {
|
|
|
|
if (getARMSubtarget().isThumb2()) {
|
|
|
|
if (!getARMSubtarget().prefers32BitThumb())
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createThumb2SizeReductionPass());
|
2011-12-14 03:11:42 +01:00
|
|
|
|
|
|
|
// Constant island pass work on unbundled instructions.
|
2012-07-02 21:48:37 +02:00
|
|
|
addPass(&UnpackMachineBundlesID);
|
2011-12-14 03:11:42 +01:00
|
|
|
}
|
2009-07-10 03:54:42 +02:00
|
|
|
|
2012-07-02 21:48:31 +02:00
|
|
|
addPass(createARMConstantIslandPass());
|
2011-12-14 03:11:42 +01:00
|
|
|
|
2006-09-19 17:49:25 +02:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-04-07 01:43:50 +02:00
|
|
|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
|
|
JITCodeEmitter &JCE) {
|
2009-05-30 22:51:52 +02:00
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMJITCodeEmitterPass(*this, JCE));
|
|
|
|
return false;
|
|
|
|
}
|