2010-11-14 20:40:38 +01:00
|
|
|
//===-- PPCInstPrinter.cpp - Convert PPC MCInst to assembly syntax --------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This class prints an PPC MCInst to a .s file.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "asm-printer"
|
|
|
|
#include "PPCInstPrinter.h"
|
2010-11-14 21:02:39 +01:00
|
|
|
#include "llvm/MC/MCExpr.h"
|
2010-11-14 20:40:38 +01:00
|
|
|
#include "llvm/MC/MCInst.h"
|
|
|
|
//#include "llvm/MC/MCAsmInfo.h"
|
|
|
|
//#include "llvm/ADT/StringExtras.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
|
|
|
|
#include "PPCGenRegisterNames.inc"
|
|
|
|
#include "PPCGenInstrNames.inc"
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define GET_INSTRUCTION_NAME
|
|
|
|
#define PPCAsmPrinter PPCInstPrinter
|
|
|
|
#define MachineInstr MCInst
|
|
|
|
#include "PPCGenAsmWriter.inc"
|
|
|
|
|
|
|
|
StringRef PPCInstPrinter::getOpcodeName(unsigned Opcode) const {
|
|
|
|
return getInstructionName(Opcode);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void PPCInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
|
|
|
|
// TODO: pseudo ops.
|
|
|
|
|
|
|
|
printInstruction(MI, O);
|
|
|
|
}
|
|
|
|
|
2010-11-14 21:11:21 +01:00
|
|
|
void PPCInstPrinter::printS5ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
char Value = MI->getOperand(OpNo).getImm();
|
|
|
|
Value = (Value << (32-5)) >> (32-5);
|
|
|
|
O << (int)Value;
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printU5ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
unsigned char Value = MI->getOperand(OpNo).getImm();
|
|
|
|
assert(Value <= 31 && "Invalid u5imm argument!");
|
|
|
|
O << (unsigned int)Value;
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printU6ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
unsigned char Value = MI->getOperand(OpNo).getImm();
|
|
|
|
assert(Value <= 63 && "Invalid u6imm argument!");
|
|
|
|
O << (unsigned int)Value;
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printS16ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
O << (short)MI->getOperand(OpNo).getImm();
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
O << (unsigned short)MI->getOperand(OpNo).getImm();
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printS16X4ImmOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
if (MI->getOperand(OpNo).isImm()) {
|
|
|
|
O << (short)(MI->getOperand(OpNo).getImm()*4);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(0 && "Unhandled operand");
|
|
|
|
#if 0
|
|
|
|
O << "lo16(";
|
|
|
|
printOp(MI->getOperand(OpNo), O);
|
|
|
|
if (TM.getRelocationModel() == Reloc::PIC_)
|
|
|
|
O << "-\"L" << getFunctionNumber() << "$pb\")";
|
|
|
|
else
|
|
|
|
O << ')';
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2010-11-14 21:22:56 +01:00
|
|
|
void PPCInstPrinter::printcrbitm(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
unsigned CCReg = MI->getOperand(OpNo).getReg();
|
|
|
|
unsigned RegNo;
|
|
|
|
switch (CCReg) {
|
|
|
|
default: assert(0 && "Unknown CR register");
|
|
|
|
case PPC::CR0: RegNo = 0; break;
|
|
|
|
case PPC::CR1: RegNo = 1; break;
|
|
|
|
case PPC::CR2: RegNo = 2; break;
|
|
|
|
case PPC::CR3: RegNo = 3; break;
|
|
|
|
case PPC::CR4: RegNo = 4; break;
|
|
|
|
case PPC::CR5: RegNo = 5; break;
|
|
|
|
case PPC::CR6: RegNo = 6; break;
|
|
|
|
case PPC::CR7: RegNo = 7; break;
|
|
|
|
}
|
|
|
|
O << (0x80 >> RegNo);
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printMemRegImm(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
printSymbolLo(MI, OpNo, O);
|
|
|
|
O << '(';
|
|
|
|
assert(MI->getOperand(OpNo+1).isReg() && "Bad operand");
|
|
|
|
// FIXME: Simplify.
|
|
|
|
if (MI->getOperand(OpNo+1).isReg() &&
|
|
|
|
MI->getOperand(OpNo+1).getReg() == PPC::R0)
|
|
|
|
O << "0";
|
|
|
|
else
|
|
|
|
printOperand(MI, OpNo+1, O);
|
|
|
|
O << ')';
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printMemRegImmShifted(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
if (MI->getOperand(OpNo).isImm())
|
|
|
|
printS16X4ImmOperand(MI, OpNo, O);
|
|
|
|
else
|
|
|
|
printSymbolLo(MI, OpNo, O);
|
|
|
|
O << '(';
|
|
|
|
|
|
|
|
assert(MI->getOperand(OpNo+1).isReg() && "Bad operand");
|
|
|
|
// FIXME: Simplify.
|
|
|
|
if (MI->getOperand(OpNo+1).isReg() &&
|
|
|
|
MI->getOperand(OpNo+1).getReg() == PPC::R0)
|
|
|
|
O << "0";
|
|
|
|
else
|
|
|
|
printOperand(MI, OpNo+1, O);
|
|
|
|
O << ')';
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void PPCInstPrinter::printMemRegReg(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
// When used as the base register, r0 reads constant zero rather than
|
|
|
|
// the value contained in the register. For this reason, the darwin
|
|
|
|
// assembler requires that we print r0 as 0 (no r) when used as the base.
|
|
|
|
if (MI->getOperand(OpNo).getReg() == PPC::R0)
|
|
|
|
O << "0";
|
|
|
|
else
|
|
|
|
printOperand(MI, OpNo, O);
|
|
|
|
O << ", ";
|
|
|
|
printOperand(MI, OpNo+1, O);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2010-11-14 21:11:21 +01:00
|
|
|
|
2010-11-14 21:02:39 +01:00
|
|
|
/// stripRegisterPrefix - This method strips the character prefix from a
|
|
|
|
/// register name so that only the number is left. Used by for linux asm.
|
|
|
|
const char *stripRegisterPrefix(const char *RegName) {
|
|
|
|
switch (RegName[0]) {
|
|
|
|
case 'r':
|
|
|
|
case 'f':
|
|
|
|
case 'v': return RegName + 1;
|
|
|
|
case 'c': if (RegName[1] == 'r') return RegName + 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
return RegName;
|
|
|
|
}
|
|
|
|
|
|
|
|
void PPCInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
|
|
|
|
raw_ostream &O) {
|
|
|
|
const MCOperand &Op = MI->getOperand(OpNo);
|
|
|
|
if (Op.isReg()) {
|
|
|
|
const char *RegName = getRegisterName(Op.getReg());
|
|
|
|
// The linux and AIX assembler does not take register prefixes.
|
|
|
|
if (!isDarwinSyntax())
|
|
|
|
RegName = stripRegisterPrefix(RegName);
|
|
|
|
|
|
|
|
O << RegName;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.isImm()) {
|
|
|
|
O << Op.getImm();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(Op.isExpr() && "unknown operand kind in printOperand");
|
|
|
|
O << *Op.getExpr();
|
|
|
|
}
|
|
|
|
|