1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-24 03:33:20 +01:00
llvm-mirror/test/CodeGen/ARM/bits.ll

42 lines
705 B
LLVM
Raw Normal View History

2010-09-17 23:46:16 +02:00
; RUN: llc < %s -march=arm | FileCheck %s
2006-09-08 19:36:23 +02:00
define i32 @f1(i32 %a, i32 %b) {
2006-09-08 19:36:23 +02:00
entry:
2010-09-17 23:46:16 +02:00
; CHECK: f1
; CHECK: and r0, r1, r0
%tmp2 = and i32 %b, %a ; <i32> [#uses=1]
ret i32 %tmp2
2006-09-08 19:36:23 +02:00
}
define i32 @f2(i32 %a, i32 %b) {
2006-09-08 19:36:23 +02:00
entry:
2010-09-17 23:46:16 +02:00
; CHECK: f2
; CHECK: orr r0, r1, r0
%tmp2 = or i32 %b, %a ; <i32> [#uses=1]
ret i32 %tmp2
2006-09-08 19:36:23 +02:00
}
define i32 @f3(i32 %a, i32 %b) {
2006-09-08 19:36:23 +02:00
entry:
2010-09-17 23:46:16 +02:00
; CHECK: f3
; CHECK: eor r0, r1, r0
%tmp2 = xor i32 %b, %a ; <i32> [#uses=1]
ret i32 %tmp2
2006-09-08 19:36:23 +02:00
}
define i32 @f4(i32 %a, i32 %b) {
2006-09-08 19:36:23 +02:00
entry:
2010-09-17 23:46:16 +02:00
; CHECK: f4
; CHECK: lsl
%tmp3 = shl i32 %a, %b ; <i32> [#uses=1]
ret i32 %tmp3
2006-09-08 19:36:23 +02:00
}
define i32 @f5(i32 %a, i32 %b) {
2006-09-08 19:36:23 +02:00
entry:
2010-09-17 23:46:16 +02:00
; CHECK: f5
; CHECK: asr
%tmp3 = ashr i32 %a, %b ; <i32> [#uses=1]
ret i32 %tmp3
2006-09-08 19:36:23 +02:00
}