2013-06-08 01:30:26 +02:00
|
|
|
;RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
|
|
|
|
|
|
|
|
;CHECK: TEX
|
|
|
|
;CHECK-NEXT: ALU
|
|
|
|
|
2016-04-06 21:40:20 +02:00
|
|
|
define amdgpu_vs void @test(<4 x float> inreg %reg0) {
|
2013-11-11 23:10:24 +01:00
|
|
|
%1 = extractelement <4 x float> %reg0, i32 0
|
|
|
|
%2 = extractelement <4 x float> %reg0, i32 1
|
|
|
|
%3 = extractelement <4 x float> %reg0, i32 2
|
|
|
|
%4 = extractelement <4 x float> %reg0, i32 3
|
2013-06-08 01:30:26 +02:00
|
|
|
%5 = insertelement <4 x float> undef, float %1, i32 0
|
|
|
|
%6 = insertelement <4 x float> %5, float %2, i32 1
|
|
|
|
%7 = insertelement <4 x float> %6, float %3, i32 2
|
|
|
|
%8 = insertelement <4 x float> %7, float %4, i32 3
|
2016-01-22 20:00:09 +01:00
|
|
|
%9 = call <4 x float> @llvm.r600.tex(<4 x float> %8, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
|
|
|
%10 = call <4 x float> @llvm.r600.tex(<4 x float> %8, i32 1, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2013-06-08 01:30:26 +02:00
|
|
|
%11 = fadd <4 x float> %9, %10
|
2016-07-15 23:27:08 +02:00
|
|
|
call void @llvm.r600.store.swizzle(<4 x float> %11, i32 0, i32 0)
|
2013-06-08 01:30:26 +02:00
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2016-01-22 20:00:09 +01:00
|
|
|
declare <4 x float> @llvm.r600.tex(<4 x float>, i32, i32, i32, i32, i32, i32, i32, i32, i32) readnone
|
2016-07-15 23:27:08 +02:00
|
|
|
declare void @llvm.r600.store.swizzle(<4 x float>, i32, i32)
|