2012-01-13 23:04:16 +01:00
|
|
|
//===-- InterferenceCache.cpp - Caching per-block interference ---------*--===//
|
2011-04-02 08:03:35 +02:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// InterferenceCache remembers per-block interference in LiveIntervalUnions.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "InterferenceCache.h"
|
2012-02-10 19:58:34 +01:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2012-12-03 17:50:05 +01:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2011-04-02 08:03:35 +02:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 04:02:50 +02:00
|
|
|
#define DEBUG_TYPE "regalloc"
|
|
|
|
|
2011-07-23 05:10:17 +02:00
|
|
|
// Static member used for null interference cursors.
|
2015-03-08 17:07:39 +01:00
|
|
|
const InterferenceCache::BlockInterference
|
|
|
|
InterferenceCache::Cursor::NoInterference;
|
2011-07-23 05:10:17 +02:00
|
|
|
|
2014-02-06 10:23:24 +01:00
|
|
|
// Initializes PhysRegEntries (instead of a SmallVector, PhysRegEntries is a
|
|
|
|
// buffer of size NumPhysRegs to speed up alloc/clear for targets with large
|
|
|
|
// reg files). Calloced memory is used for good form, and quites tools like
|
|
|
|
// Valgrind too, but zero initialized memory is not required by the algorithm:
|
|
|
|
// this is because PhysRegEntries works like a SparseSet and its entries are
|
|
|
|
// only valid when there is a corresponding CacheEntries assignment. There is
|
|
|
|
// also support for when pass managers are reused for targets with different
|
|
|
|
// numbers of PhysRegs: in this case PhysRegEntries is freed and reinitialized.
|
|
|
|
void InterferenceCache::reinitPhysRegEntries() {
|
|
|
|
if (PhysRegEntriesCount == TRI->getNumRegs()) return;
|
|
|
|
free(PhysRegEntries);
|
|
|
|
PhysRegEntriesCount = TRI->getNumRegs();
|
|
|
|
PhysRegEntries = (unsigned char*)
|
|
|
|
calloc(PhysRegEntriesCount, sizeof(unsigned char));
|
|
|
|
}
|
|
|
|
|
2011-04-02 08:03:35 +02:00
|
|
|
void InterferenceCache::init(MachineFunction *mf,
|
|
|
|
LiveIntervalUnion *liuarray,
|
|
|
|
SlotIndexes *indexes,
|
2012-02-10 19:58:34 +01:00
|
|
|
LiveIntervals *lis,
|
2011-07-23 05:10:17 +02:00
|
|
|
const TargetRegisterInfo *tri) {
|
2011-04-02 08:03:35 +02:00
|
|
|
MF = mf;
|
|
|
|
LIUArray = liuarray;
|
|
|
|
TRI = tri;
|
2014-02-06 10:23:24 +01:00
|
|
|
reinitPhysRegEntries();
|
2011-04-02 08:03:35 +02:00
|
|
|
for (unsigned i = 0; i != CacheEntries; ++i)
|
2012-02-10 19:58:34 +01:00
|
|
|
Entries[i].clear(mf, indexes, lis);
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
InterferenceCache::Entry *InterferenceCache::get(unsigned PhysReg) {
|
|
|
|
unsigned E = PhysRegEntries[PhysReg];
|
|
|
|
if (E < CacheEntries && Entries[E].getPhysReg() == PhysReg) {
|
|
|
|
if (!Entries[E].valid(LIUArray, TRI))
|
2012-06-21 00:52:26 +02:00
|
|
|
Entries[E].revalidate(LIUArray, TRI);
|
2011-04-02 08:03:35 +02:00
|
|
|
return &Entries[E];
|
|
|
|
}
|
|
|
|
// No valid entry exists, pick the next round-robin entry.
|
|
|
|
E = RoundRobin;
|
|
|
|
if (++RoundRobin == CacheEntries)
|
|
|
|
RoundRobin = 0;
|
2011-07-14 07:35:11 +02:00
|
|
|
for (unsigned i = 0; i != CacheEntries; ++i) {
|
|
|
|
// Skip entries that are in use.
|
|
|
|
if (Entries[E].hasRefs()) {
|
|
|
|
if (++E == CacheEntries)
|
|
|
|
E = 0;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
Entries[E].reset(PhysReg, LIUArray, TRI, MF);
|
|
|
|
PhysRegEntries[PhysReg] = E;
|
|
|
|
return &Entries[E];
|
|
|
|
}
|
|
|
|
llvm_unreachable("Ran out of interference cache entries.");
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// revalidate - LIU contents have changed, update tags.
|
2012-06-21 00:52:26 +02:00
|
|
|
void InterferenceCache::Entry::revalidate(LiveIntervalUnion *LIUArray,
|
|
|
|
const TargetRegisterInfo *TRI) {
|
2011-04-02 08:03:35 +02:00
|
|
|
// Invalidate all block entries.
|
|
|
|
++Tag;
|
|
|
|
// Invalidate all iterators.
|
|
|
|
PrevPos = SlotIndex();
|
2012-06-21 00:52:26 +02:00
|
|
|
unsigned i = 0;
|
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units, ++i)
|
|
|
|
RegUnits[i].VirtTag = LIUArray[*Units].getTag();
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void InterferenceCache::Entry::reset(unsigned physReg,
|
|
|
|
LiveIntervalUnion *LIUArray,
|
|
|
|
const TargetRegisterInfo *TRI,
|
|
|
|
const MachineFunction *MF) {
|
2011-07-14 07:35:11 +02:00
|
|
|
assert(!hasRefs() && "Cannot reset cache entry with references");
|
2011-04-02 08:03:35 +02:00
|
|
|
// LIU's changed, invalidate cache.
|
|
|
|
++Tag;
|
|
|
|
PhysReg = physReg;
|
|
|
|
Blocks.resize(MF->getNumBlockIDs());
|
|
|
|
|
|
|
|
// Reset iterators.
|
|
|
|
PrevPos = SlotIndex();
|
2012-06-21 00:52:26 +02:00
|
|
|
RegUnits.clear();
|
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
|
|
|
|
RegUnits.push_back(LIUArray[*Units]);
|
|
|
|
RegUnits.back().Fixed = &LIS->getRegUnit(*Units);
|
|
|
|
}
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
bool InterferenceCache::Entry::valid(LiveIntervalUnion *LIUArray,
|
|
|
|
const TargetRegisterInfo *TRI) {
|
2012-06-21 00:52:26 +02:00
|
|
|
unsigned i = 0, e = RegUnits.size();
|
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units, ++i) {
|
|
|
|
if (i == e)
|
2011-04-02 08:03:35 +02:00
|
|
|
return false;
|
2012-06-21 00:52:26 +02:00
|
|
|
if (LIUArray[*Units].changedSince(RegUnits[i].VirtTag))
|
2011-04-02 08:03:35 +02:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return i == e;
|
|
|
|
}
|
|
|
|
|
|
|
|
void InterferenceCache::Entry::update(unsigned MBBNum) {
|
|
|
|
SlotIndex Start, Stop;
|
2014-03-02 14:30:33 +01:00
|
|
|
std::tie(Start, Stop) = Indexes->getMBBRange(MBBNum);
|
2011-04-02 08:03:35 +02:00
|
|
|
|
|
|
|
// Use advanceTo only when possible.
|
2011-04-07 19:27:50 +02:00
|
|
|
if (PrevPos != Start) {
|
2012-06-21 00:52:26 +02:00
|
|
|
if (!PrevPos.isValid() || Start < PrevPos) {
|
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
RegUnitInfo &RUI = RegUnits[i];
|
|
|
|
RUI.VirtI.find(Start);
|
|
|
|
RUI.FixedI = RUI.Fixed->find(Start);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
RegUnitInfo &RUI = RegUnits[i];
|
|
|
|
RUI.VirtI.advanceTo(Start);
|
|
|
|
if (RUI.FixedI != RUI.Fixed->end())
|
|
|
|
RUI.FixedI = RUI.Fixed->advanceTo(RUI.FixedI, Start);
|
|
|
|
}
|
|
|
|
}
|
2011-04-07 19:27:50 +02:00
|
|
|
PrevPos = Start;
|
|
|
|
}
|
2011-04-02 08:03:35 +02:00
|
|
|
|
2015-10-09 21:13:58 +02:00
|
|
|
MachineFunction::const_iterator MFI =
|
|
|
|
MF->getBlockNumbered(MBBNum)->getIterator();
|
2011-04-09 04:59:05 +02:00
|
|
|
BlockInterference *BI = &Blocks[MBBNum];
|
2012-02-10 19:58:34 +01:00
|
|
|
ArrayRef<SlotIndex> RegMaskSlots;
|
|
|
|
ArrayRef<const uint32_t*> RegMaskBits;
|
2011-04-09 04:59:05 +02:00
|
|
|
for (;;) {
|
|
|
|
BI->Tag = Tag;
|
|
|
|
BI->First = BI->Last = SlotIndex();
|
|
|
|
|
2012-06-21 00:52:26 +02:00
|
|
|
// Check for first interference from virtregs.
|
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
LiveIntervalUnion::SegmentIter &I = RegUnits[i].VirtI;
|
2011-04-09 04:59:05 +02:00
|
|
|
if (!I.valid())
|
|
|
|
continue;
|
|
|
|
SlotIndex StartI = I.start();
|
|
|
|
if (StartI >= Stop)
|
|
|
|
continue;
|
|
|
|
if (!BI->First.isValid() || StartI < BI->First)
|
|
|
|
BI->First = StartI;
|
|
|
|
}
|
2011-04-02 08:03:35 +02:00
|
|
|
|
2012-06-21 00:52:26 +02:00
|
|
|
// Same thing for fixed interference.
|
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
LiveInterval::const_iterator I = RegUnits[i].FixedI;
|
|
|
|
LiveInterval::const_iterator E = RegUnits[i].Fixed->end();
|
|
|
|
if (I == E)
|
|
|
|
continue;
|
|
|
|
SlotIndex StartI = I->start;
|
|
|
|
if (StartI >= Stop)
|
|
|
|
continue;
|
|
|
|
if (!BI->First.isValid() || StartI < BI->First)
|
|
|
|
BI->First = StartI;
|
|
|
|
}
|
|
|
|
|
2012-02-10 19:58:34 +01:00
|
|
|
// Also check for register mask interference.
|
|
|
|
RegMaskSlots = LIS->getRegMaskSlotsInBlock(MBBNum);
|
|
|
|
RegMaskBits = LIS->getRegMaskBitsInBlock(MBBNum);
|
|
|
|
SlotIndex Limit = BI->First.isValid() ? BI->First : Stop;
|
|
|
|
for (unsigned i = 0, e = RegMaskSlots.size();
|
|
|
|
i != e && RegMaskSlots[i] < Limit; ++i)
|
2012-02-10 20:23:53 +01:00
|
|
|
if (MachineOperand::clobbersPhysReg(RegMaskBits[i], PhysReg)) {
|
2012-02-10 19:58:34 +01:00
|
|
|
// Register mask i clobbers PhysReg before the LIU interference.
|
|
|
|
BI->First = RegMaskSlots[i];
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2011-04-09 04:59:05 +02:00
|
|
|
PrevPos = Stop;
|
|
|
|
if (BI->First.isValid())
|
|
|
|
break;
|
|
|
|
|
|
|
|
// No interference in this block? Go ahead and precompute the next block.
|
|
|
|
if (++MFI == MF->end())
|
|
|
|
return;
|
|
|
|
MBBNum = MFI->getNumber();
|
|
|
|
BI = &Blocks[MBBNum];
|
|
|
|
if (BI->Tag == Tag)
|
|
|
|
return;
|
2014-03-02 14:30:33 +01:00
|
|
|
std::tie(Start, Stop) = Indexes->getMBBRange(MBBNum);
|
2011-04-09 04:59:05 +02:00
|
|
|
}
|
2011-04-02 08:03:35 +02:00
|
|
|
|
2011-04-09 04:59:05 +02:00
|
|
|
// Check for last interference in block.
|
2012-06-21 00:52:26 +02:00
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
LiveIntervalUnion::SegmentIter &I = RegUnits[i].VirtI;
|
2011-04-02 08:03:35 +02:00
|
|
|
if (!I.valid() || I.start() >= Stop)
|
|
|
|
continue;
|
|
|
|
I.advanceTo(Stop);
|
2011-04-07 19:27:50 +02:00
|
|
|
bool Backup = !I.valid() || I.start() >= Stop;
|
|
|
|
if (Backup)
|
2011-04-02 08:03:35 +02:00
|
|
|
--I;
|
|
|
|
SlotIndex StopI = I.stop();
|
|
|
|
if (!BI->Last.isValid() || StopI > BI->Last)
|
|
|
|
BI->Last = StopI;
|
2011-04-07 19:27:50 +02:00
|
|
|
if (Backup)
|
|
|
|
++I;
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|
2012-02-10 19:58:34 +01:00
|
|
|
|
2012-06-21 00:52:26 +02:00
|
|
|
// Fixed interference.
|
|
|
|
for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
|
|
|
|
LiveInterval::iterator &I = RegUnits[i].FixedI;
|
2013-10-10 23:29:02 +02:00
|
|
|
LiveRange *LR = RegUnits[i].Fixed;
|
|
|
|
if (I == LR->end() || I->start >= Stop)
|
2012-06-21 00:52:26 +02:00
|
|
|
continue;
|
2013-10-10 23:29:02 +02:00
|
|
|
I = LR->advanceTo(I, Stop);
|
|
|
|
bool Backup = I == LR->end() || I->start >= Stop;
|
2012-06-21 00:52:26 +02:00
|
|
|
if (Backup)
|
|
|
|
--I;
|
|
|
|
SlotIndex StopI = I->end;
|
|
|
|
if (!BI->Last.isValid() || StopI > BI->Last)
|
|
|
|
BI->Last = StopI;
|
|
|
|
if (Backup)
|
|
|
|
++I;
|
|
|
|
}
|
|
|
|
|
2012-02-10 19:58:34 +01:00
|
|
|
// Also check for register mask interference.
|
|
|
|
SlotIndex Limit = BI->Last.isValid() ? BI->Last : Start;
|
2012-02-15 00:53:23 +01:00
|
|
|
for (unsigned i = RegMaskSlots.size();
|
|
|
|
i && RegMaskSlots[i-1].getDeadSlot() > Limit; --i)
|
2012-02-10 20:23:53 +01:00
|
|
|
if (MachineOperand::clobbersPhysReg(RegMaskBits[i-1], PhysReg)) {
|
2012-02-10 19:58:34 +01:00
|
|
|
// Register mask i-1 clobbers PhysReg after the LIU interference.
|
|
|
|
// Model the regmask clobber as a dead def.
|
|
|
|
BI->Last = RegMaskSlots[i-1].getDeadSlot();
|
|
|
|
break;
|
|
|
|
}
|
2011-04-02 08:03:35 +02:00
|
|
|
}
|