2013-05-06 18:17:29 +02:00
|
|
|
; Test 32-bit atomic stores.
|
|
|
|
;
|
|
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
|
|
|
|
|
|
|
|
; This is just a placeholder to make sure that stores are handled.
|
|
|
|
; Using CS is probably too conservative.
|
|
|
|
define void @f1(i32 %val, i32 *%src) {
|
2013-07-14 08:24:09 +02:00
|
|
|
; CHECK-LABEL: f1:
|
2013-05-06 18:17:29 +02:00
|
|
|
; CHECK: l %r0, 0(%r3)
|
|
|
|
; CHECK: [[LABEL:\.[^:]*]]:
|
|
|
|
; CHECK: cs %r0, %r2, 0(%r3)
|
[SystemZ] Be more careful about inverting CC masks
System z branches have a mask to select which of the 4 CC values should
cause the branch to be taken. We can invert a branch by inverting the mask.
However, not all instructions can produce all 4 CC values, so inverting
the branch like this can lead to some oddities. For example, integer
comparisons only produce a CC of 0 (equal), 1 (less) or 2 (greater).
If an integer EQ is reversed to NE before instruction selection,
the branch will test for 1 or 2. If instead the branch is reversed
after instruction selection (by inverting the mask), it will test for
1, 2 or 3. Both are correct, but the second isn't really canonical.
This patch therefore keeps track of which CC values are possible
and uses this when inverting a mask.
Although this is mostly cosmestic, it fixes undefined behavior
for the CIJNLH in branch-08.ll. Another fix would have been
to mask out bit 0 when generating the fused compare and branch,
but the point of this patch is that we shouldn't need to do that
in the first place.
The patch also makes it easier to reuse CC results from other instructions.
llvm-svn: 187495
2013-07-31 14:30:20 +02:00
|
|
|
; CHECK: jl [[LABEL]]
|
2013-05-06 18:17:29 +02:00
|
|
|
; CHECK: br %r14
|
|
|
|
store atomic i32 %val, i32 *%src seq_cst, align 4
|
|
|
|
ret void
|
|
|
|
}
|