From 18d4f04e0aabe52159af0c36563eb1053ee34a3c Mon Sep 17 00:00:00 2001 From: Nate Begeman Date: Tue, 28 Sep 2004 21:29:00 +0000 Subject: [PATCH] Add support for the isLoad and isStore flags, needed by the instruction scheduler llvm-svn: 16555 --- lib/Target/Target.td | 2 ++ 1 file changed, 2 insertions(+) diff --git a/lib/Target/Target.td b/lib/Target/Target.td index 780cf60f1ae..7219395769e 100644 --- a/lib/Target/Target.td +++ b/lib/Target/Target.td @@ -130,6 +130,8 @@ class Instruction { bit isBranch = 0; // Is this instruction a branch instruction? bit isBarrier = 0; // Can control flow fall through this instruction? bit isCall = 0; // Is this instruction a call instruction? + bit isLoad = 0; // Is this instruction a load instruction? + bit isStore = 0; // Is this instruction a store instruction? bit isTwoAddress = 0; // Is this a two address instruction? bit isTerminator = 0; // Is this part of the terminator for a basic block? bit hasDelaySlot = 0; // Does this instruction have an delay slot?