diff --git a/test/CodeGen/R600/unaligned-load-store.ll b/test/CodeGen/R600/unaligned-load-store.ll index 4df69d1e5f1..0ba109b670a 100644 --- a/test/CodeGen/R600/unaligned-load-store.ll +++ b/test/CodeGen/R600/unaligned-load-store.ll @@ -1,7 +1,11 @@ ; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s +; FIXME: This is probably wrong. This probably needs to expand to 8-bit reads and writes. ; SI-LABEL: @unaligned_load_store_i32: -; DS_READ_U32 {{v[0-9]+}}, 0, [[REG]] +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_WRITE_B32 +; SI: S_ENDPGM define void @unaligned_load_store_i32(i32 addrspace(3)* %p, i32 addrspace(3)* %r) nounwind { %v = load i32 addrspace(3)* %p, align 1 store i32 %v, i32 addrspace(3)* %r, align 1 @@ -9,7 +13,19 @@ define void @unaligned_load_store_i32(i32 addrspace(3)* %p, i32 addrspace(3)* %r } ; SI-LABEL: @unaligned_load_store_v4i32: -; DS_READ_U32 {{v[0-9]+}}, 0, [[REG]] +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: S_ENDPGM define void @unaligned_load_store_v4i32(<4 x i32> addrspace(3)* %p, <4 x i32> addrspace(3)* %r) nounwind { %v = load <4 x i32> addrspace(3)* %p, align 1 store <4 x i32> %v, <4 x i32> addrspace(3)* %r, align 1