mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-02-01 13:11:39 +01:00
Thumb parsing and encoding for STM.
llvm-svn: 138345
This commit is contained in:
parent
709c1644b0
commit
3b20e779cd
@ -3149,6 +3149,13 @@ validateInstruction(MCInst &Inst,
|
||||
"registers must be in range r0-r7 or lr");
|
||||
break;
|
||||
}
|
||||
case ARM::tSTMIA_UPD: {
|
||||
bool listContainsBase;
|
||||
if (checkLowRegisterList(Inst, 3, 0, 0, listContainsBase))
|
||||
return Error(Operands[4]->getStartLoc(),
|
||||
"registers must be in range r0-r7");
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
return false;
|
||||
|
@ -425,3 +425,13 @@ _func:
|
||||
|
||||
@ CHECK: setend be @ encoding: [0x58,0xb6]
|
||||
@ CHECK: setend le @ encoding: [0x50,0xb6]
|
||||
|
||||
|
||||
@------------------------------------------------------------------------------
|
||||
@ STM
|
||||
@------------------------------------------------------------------------------
|
||||
stm r1!, {r2, r6}
|
||||
stm r1!, {r1, r2, r3, r7}
|
||||
|
||||
@ CHECK: stm r1!, {r2, r6} @ encoding: [0x44,0xc1]
|
||||
@ CHECK: stm r1!, {r1, r2, r3, r7} @ encoding: [0x8e,0xc1]
|
||||
|
@ -68,6 +68,15 @@ error: invalid operand for instruction
|
||||
@ CHECK-ERRORS: ^
|
||||
|
||||
|
||||
@ Invalid writeback and register lists for STM
|
||||
stm r1, {r2, r6}
|
||||
stm r1!, {r2, r9}
|
||||
@ CHECK-ERRORS: error: instruction requires a CPU feature not currently enabled
|
||||
@ CHECK-ERRORS: stm r1, {r2, r6}
|
||||
@ CHECK-ERRORS: ^
|
||||
@ CHECK-ERRORS: error: registers must be in range r0-r7
|
||||
@ CHECK-ERRORS: stm r1!, {r2, r9}
|
||||
@ CHECK-ERRORS: ^
|
||||
|
||||
@ Out of range immediates for LSL instruction.
|
||||
lsls r4, r5, #-1
|
||||
|
Loading…
x
Reference in New Issue
Block a user