mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-01-31 20:51:52 +01:00
[Hexagon] Check for empty live interval
Patch by Brendon Cahoon. llvm-svn: 279249
This commit is contained in:
parent
a4cb546a1a
commit
6c216ccafc
@ -1140,6 +1140,8 @@ bool HexagonExpandCondsets::coalesceRegisters(RegisterRef R1, RegisterRef R2) {
|
||||
|
||||
LiveInterval &L1 = LIS->getInterval(R1.Reg);
|
||||
LiveInterval &L2 = LIS->getInterval(R2.Reg);
|
||||
if (L2.empty())
|
||||
return false;
|
||||
bool Overlap = L1.overlaps(L2);
|
||||
|
||||
DEBUG(dbgs() << "compatible registers: ("
|
||||
|
47
test/CodeGen/Hexagon/expand-condsets-undef2.ll
Normal file
47
test/CodeGen/Hexagon/expand-condsets-undef2.ll
Normal file
@ -0,0 +1,47 @@
|
||||
; RUN: llc -march=hexagon < %s
|
||||
; REQUIRES: asserts
|
||||
|
||||
; Test that the HexagonExpandCondsets pass does not assert due to
|
||||
; attempting to shrink a live interval incorrectly.
|
||||
|
||||
|
||||
define void @test() #0 {
|
||||
entry:
|
||||
br i1 undef, label %cleanup, label %if.end
|
||||
|
||||
if.end:
|
||||
%0 = load i32, i32* undef, align 4
|
||||
%sext = shl i32 %0, 16
|
||||
%conv19 = ashr exact i32 %sext, 16
|
||||
br i1 undef, label %cleanup, label %for.body.lr.ph
|
||||
|
||||
for.body.lr.ph:
|
||||
br label %for.body
|
||||
|
||||
for.body:
|
||||
%bestScoreL16Q4.0278 = phi i16 [ 32767, %for.body.lr.ph ], [ %.sink, %early_termination ]
|
||||
br i1 false, label %for.body44.lr.ph, label %for.cond90.preheader
|
||||
|
||||
for.body44.lr.ph:
|
||||
%conv77 = sext i16 %bestScoreL16Q4.0278 to i32
|
||||
unreachable
|
||||
|
||||
for.cond90.preheader:
|
||||
br i1 undef, label %early_termination, label %for.body97
|
||||
|
||||
for.body97:
|
||||
br i1 undef, label %for.body97, label %early_termination
|
||||
|
||||
early_termination:
|
||||
%.sink = select i1 undef, i16 undef, i16 %bestScoreL16Q4.0278
|
||||
%cmp27 = icmp slt i32 undef, %conv19
|
||||
br i1 %cmp27, label %for.body, label %for.end124
|
||||
|
||||
for.end124:
|
||||
unreachable
|
||||
|
||||
cleanup:
|
||||
ret void
|
||||
}
|
||||
|
||||
attributes #0 = { nounwind "target-cpu"="hexagonv60" }
|
Loading…
x
Reference in New Issue
Block a user