mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-01-31 20:51:52 +01:00
Enable all Hexagon tests.
llvm-svn: 156824
This commit is contained in:
parent
9cdc8c5146
commit
7081e43d5c
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 -disable-dfa-sched < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 -disable-dfa-sched < %s | FileCheck %s
|
||||
; CHECK: r[[T0:[0-9]+]] = #7
|
||||
; CHECK: memw(r29 + #0) = r[[T0]]
|
||||
; CHECK: r0 = #1
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: combine(r{{[0-9]+}}, r{{[0-9]+}})
|
||||
|
||||
@j = external global i32
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: __hexagon_adddf3
|
||||
; CHECK: __hexagon_subdf3
|
||||
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: __hexagon_addsf3
|
||||
; CHECK: __hexagon_subsf3
|
||||
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: __hexagon_addsf3
|
||||
; CHECK: __hexagon_subsf3
|
||||
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
|
||||
@num = external global i32
|
||||
@acc = external global i32
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: += mpyi
|
||||
|
||||
define void @foo(i32 %acc, i32 %num, i32 %num2) nounwind {
|
||||
|
@ -1,13 +1,12 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 -disable-dfa-sched < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 -disable-dfa-sched < %s | FileCheck %s
|
||||
|
||||
@num = external global i32
|
||||
@acc = external global i32
|
||||
@val = external global i32
|
||||
|
||||
; CHECK: CONST32(#num)
|
||||
; CHECK: CONST32(#acc)
|
||||
; CHECK: CONST32(#val)
|
||||
; CHECK: memw(##num)
|
||||
; CHECK: memw(##acc)
|
||||
; CHECK: memw(##val)
|
||||
|
||||
define void @foo() nounwind {
|
||||
entry:
|
||||
|
@ -1,6 +1,6 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: r1:0 = or(r{{[0-9]}}:{{[0-9]}}, r{{[0-9]}}:{{[0-9]}})
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: r{{[0-9]}}:{{[0-9]}} = combine(r{{[0-9]}}, r{{[0-9]}})
|
||||
; CHECK: r{{[0-9]}}:{{[0-9]}} |= asl(r{{[0-9]}}:{{[0-9]}}, #32)
|
||||
|
||||
%struct.small = type { i32, i32 }
|
||||
|
||||
|
@ -1,8 +1,7 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: r[[T0:[0-9]+]] = CONST32(#s2)
|
||||
; CHECK: r[[T1:[0-9]+]] = memw(r[[T0]] + #0)
|
||||
; CHECK: memw(r29 + #0) = r[[T1]]
|
||||
; CHECK: memw(r29 + #0) = r{{.}}
|
||||
; CHECK: memw(r29+#8) = r{{.}}
|
||||
|
||||
%struct.large = type { i64, i64 }
|
||||
|
||||
|
@ -1,5 +1,4 @@
|
||||
; RUN: true
|
||||
; DISABLED: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; RUN: llc -march=hexagon -mcpu=hexagonv4 < %s | FileCheck %s
|
||||
; CHECK: vaddh(r{{[0-9]+}}, r{{[0-9]+}})
|
||||
|
||||
@j = external global i32
|
||||
|
Loading…
x
Reference in New Issue
Block a user