1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-24 19:52:54 +01:00

Don't custom lower bit converts to ARM VMOVDRRD or VMOVDRR when the operand

does not have a legal type.  The legalizer does not know how to handle those
nodes.  Radar 7854640.

llvm-svn: 101282
This commit is contained in:
Bob Wilson 2010-04-14 20:45:23 +00:00
parent 94f168ddbe
commit 7b19d89e3a
2 changed files with 32 additions and 9 deletions

View File

@ -2167,6 +2167,13 @@ ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
SDValue Op = N->getOperand(0);
// Do not create a VMOVDRR or VMOVRRD node if the operand type is not
// legal. The legalizer won't know what to do with that.
const TargetLowering &TLI = DAG.getTargetLoweringInfo();
if (!TLI.isTypeLegal(Op.getValueType()))
return SDValue();
DebugLoc dl = N->getDebugLoc();
if (N->getValueType(0) == MVT::f64) {
// Turn i64->f64 into VMOVDRR.
@ -3114,21 +3121,21 @@ SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
SmallVectorImpl<SDValue>&Results,
SelectionDAG &DAG) {
SDValue Res;
switch (N->getOpcode()) {
default:
llvm_unreachable("Don't know how to custom expand this!");
return;
break;
case ISD::BIT_CONVERT:
Results.push_back(ExpandBIT_CONVERT(N, DAG));
return;
Res = ExpandBIT_CONVERT(N, DAG);
break;
case ISD::SRL:
case ISD::SRA: {
SDValue Res = LowerShift(N, DAG, Subtarget);
if (Res.getNode())
Results.push_back(Res);
return;
}
case ISD::SRA:
Res = LowerShift(N, DAG, Subtarget);
break;
}
if (Res.getNode())
Results.push_back(Res);
}
//===----------------------------------------------------------------------===//

View File

@ -0,0 +1,16 @@
; RUN: llc < %s -march=arm -mcpu=arm1136jf-s
; Radar 7854640
define arm_apcscc void @test() nounwind {
bb:
br i1 undef, label %bb9, label %bb10
bb9:
%tmp63 = bitcast <4 x float> zeroinitializer to i128
%tmp64 = trunc i128 %tmp63 to i32
br label %bb10
bb10:
%0 = phi i32 [ %tmp64, %bb9 ], [ undef, %bb ]
ret void
}