mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 04:02:41 +01:00
Comment.
llvm-svn: 33633
This commit is contained in:
parent
fe602cabee
commit
903e98b477
@ -97,7 +97,7 @@ def GPR : RegisterClass<"ARM", [i32], 32, [R0, R1, R2, R3, R4, R5, R6,
|
||||
}];
|
||||
// FIXME: We are reserving r12 in case the PEI needs to use it to
|
||||
// generate large stack offset. Make it available once we have register
|
||||
// scavenging.
|
||||
// scavenging. Similarly r3 is reserved in Thumb mode for now.
|
||||
let MethodBodies = [{
|
||||
// FP is R11, R9 is available.
|
||||
static const unsigned ARM_GPR_AO_1[] = {
|
||||
|
Loading…
Reference in New Issue
Block a user