mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 03:33:20 +01:00
ARM ISB instruction assembly parsing.
The ISB instruction takes an optional operand, just like DMB/DSB. Typically only 'sy' is meaningful. llvm-svn: 135156
This commit is contained in:
parent
a6129829fa
commit
9bbc2007df
@ -3317,12 +3317,16 @@ def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
|
||||
def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
|
||||
|
||||
// ISB has only full system option
|
||||
def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
|
||||
def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
|
||||
"isb", "\t$opt", []>,
|
||||
Requires<[IsARM, HasDB]> {
|
||||
bits<4> opt;
|
||||
let Inst{31-4} = 0xf57ff06;
|
||||
let Inst{3-0} = 0b1111;
|
||||
let Inst{3-0} = opt;
|
||||
}
|
||||
|
||||
def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
|
||||
|
||||
let usesCustomInserter = 1 in {
|
||||
let Uses = [CPSR] in {
|
||||
def ATOMIC_LOAD_ADD_I8 : PseudoInst<
|
||||
|
@ -3380,7 +3380,7 @@ static bool DisassemblePreLoadFrm(MCInst &MI, unsigned Opcode, uint32_t insn,
|
||||
static bool DisassembleMiscFrm(MCInst &MI, unsigned Opcode, uint32_t insn,
|
||||
unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
|
||||
|
||||
if (Opcode == ARM::DMB || Opcode == ARM::DSB) {
|
||||
if (Opcode == ARM::DMB || Opcode == ARM::DSB || Opcode == ARM::ISB) {
|
||||
// Inst{3-0} encodes the memory barrier option for the variants.
|
||||
unsigned opt = slice(insn, 3, 0);
|
||||
switch (opt) {
|
||||
|
@ -139,7 +139,7 @@
|
||||
@ CHECK: bkpt #10 @ encoding: [0x7a,0x00,0x20,0xe1]
|
||||
bkpt #10
|
||||
|
||||
@ CHECK: isb @ encoding: [0x6f,0xf0,0x7f,0xf5]
|
||||
@ CHECK: isb sy @ encoding: [0x6f,0xf0,0x7f,0xf5]
|
||||
isb
|
||||
@ CHECK: mrs r8, cpsr @ encoding: [0x00,0x80,0x0f,0xe1]
|
||||
mrs r8, cpsr
|
||||
|
Loading…
Reference in New Issue
Block a user