1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-10-21 20:12:56 +02:00

Add empty patterns for F3_2 instructions

llvm-svn: 24771
This commit is contained in:
Chris Lattner 2005-12-17 08:06:43 +00:00
parent 3fca9488d2
commit e7408707fd
2 changed files with 58 additions and 56 deletions

View File

@ -77,12 +77,14 @@ class F3_1<bits<2> opVal, bits<6> op3val, dag ops, string asmstr> : F3 {
let Inst{4-0} = rs2; let Inst{4-0} = rs2;
} }
class F3_2<bits<2> opVal, bits<6> op3val, dag ops, string asmstr> : F3 { class F3_2<bits<2> opVal, bits<6> op3val, dag ops,
string asmstr, list<dag> pattern> : F3 {
bits<13> simm13; bits<13> simm13;
dag OperandList = ops; dag OperandList = ops;
let AsmString = asmstr; let AsmString = asmstr;
let Pattern = pattern;
let op = opVal; let op = opVal;
let op3 = op3val; let op3 = op3val;

View File

@ -55,10 +55,10 @@ let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
def RET : F3_2<2, 0b111000, def RET : F3_2<2, 0b111000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ret $b, $c, $dst">; "ret $b, $c, $dst", []>;
let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
def RETL: F3_2<2, 0b111000, (ops), def RETL: F3_2<2, 0b111000, (ops),
"retl">; "retl", []>;
} }
// CMP is a special case of SUBCC where destination is ignored, by setting it to // CMP is a special case of SUBCC where destination is ignored, by setting it to
// %g0 (hardwired zero). // %g0 (hardwired zero).
@ -66,27 +66,27 @@ let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
let rd = 0 in let rd = 0 in
def CMPri: F3_2<2, 0b010100, def CMPri: F3_2<2, 0b010100,
(ops IntRegs:$b, i32imm:$c), (ops IntRegs:$b, i32imm:$c),
"cmp $b, $c">; "cmp $b, $c", []>;
// Section B.1 - Load Integer Instructions, p. 90 // Section B.1 - Load Integer Instructions, p. 90
def LDSB: F3_2<3, 0b001001, def LDSB: F3_2<3, 0b001001,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ldsb [$b+$c], $dst">; "ldsb [$b+$c], $dst", []>;
def LDSH: F3_2<3, 0b001010, def LDSH: F3_2<3, 0b001010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ldsh [$b+$c], $dst">; "ldsh [$b+$c], $dst", []>;
def LDUB: F3_2<3, 0b000001, def LDUB: F3_2<3, 0b000001,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ldub [$b+$c], $dst">; "ldub [$b+$c], $dst", []>;
def LDUH: F3_2<3, 0b000010, def LDUH: F3_2<3, 0b000010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"lduh [$b+$c], $dst">; "lduh [$b+$c], $dst", []>;
def LD : F3_2<3, 0b000000, def LD : F3_2<3, 0b000000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ld [$b+$c], $dst">; "ld [$b+$c], $dst", []>;
def LDD : F3_2<3, 0b000011, def LDD : F3_2<3, 0b000011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ldd [$b+$c], $dst">; "ldd [$b+$c], $dst", []>;
// Section B.2 - Load Floating-point Instructions, p. 92 // Section B.2 - Load Floating-point Instructions, p. 92
def LDFrr : F3_1<3, 0b100000, def LDFrr : F3_1<3, 0b100000,
@ -94,33 +94,33 @@ def LDFrr : F3_1<3, 0b100000,
"ld [$b+$c], $dst">; "ld [$b+$c], $dst">;
def LDFri : F3_2<3, 0b100000, def LDFri : F3_2<3, 0b100000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ld [$b+$c], $dst">; "ld [$b+$c], $dst", []>;
def LDDFrr : F3_1<3, 0b100011, def LDDFrr : F3_1<3, 0b100011,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"ldd [$b+$c], $dst">; "ldd [$b+$c], $dst">;
def LDDFri : F3_2<3, 0b100011, def LDDFri : F3_2<3, 0b100011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ldd [$b+$c], $dst">; "ldd [$b+$c], $dst", []>;
def LDFSRrr: F3_1<3, 0b100001, def LDFSRrr: F3_1<3, 0b100001,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"ld [$b+$c], $dst">; "ld [$b+$c], $dst">;
def LDFSRri: F3_2<3, 0b100001, def LDFSRri: F3_2<3, 0b100001,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"ld [$b+$c], $dst">; "ld [$b+$c], $dst", []>;
// Section B.4 - Store Integer Instructions, p. 95 // Section B.4 - Store Integer Instructions, p. 95
def STB : F3_2<3, 0b000101, def STB : F3_2<3, 0b000101,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"stb $src, [$base+$offset]">; "stb $src, [$base+$offset]", []>;
def STH : F3_2<3, 0b000110, def STH : F3_2<3, 0b000110,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"sth $src, [$base+$offset]">; "sth $src, [$base+$offset]", []>;
def ST : F3_2<3, 0b000100, def ST : F3_2<3, 0b000100,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"st $src, [$base+$offset]">; "st $src, [$base+$offset]", []>;
def STD : F3_2<3, 0b000111, def STD : F3_2<3, 0b000111,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"std $src, [$base+$offset]">; "std $src, [$base+$offset]", []>;
// Section B.5 - Store Floating-point Instructions, p. 97 // Section B.5 - Store Floating-point Instructions, p. 97
def STFrr : F3_1<3, 0b100100, def STFrr : F3_1<3, 0b100100,
@ -128,25 +128,25 @@ def STFrr : F3_1<3, 0b100100,
"st $src, [$base+$offset]">; "st $src, [$base+$offset]">;
def STFri : F3_2<3, 0b100100, def STFri : F3_2<3, 0b100100,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"st $src, [$base+$offset]">; "st $src, [$base+$offset]", []>;
def STDFrr : F3_1<3, 0b100111, def STDFrr : F3_1<3, 0b100111,
(ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
"std $src, [$base+$offset]">; "std $src, [$base+$offset]">;
def STDFri : F3_2<3, 0b100111, def STDFri : F3_2<3, 0b100111,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"std $src, [$base+$offset]">; "std $src, [$base+$offset]", []>;
def STFSRrr : F3_1<3, 0b100101, def STFSRrr : F3_1<3, 0b100101,
(ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
"st $src, [$base+$offset]">; "st $src, [$base+$offset]">;
def STFSRri : F3_2<3, 0b100101, def STFSRri : F3_2<3, 0b100101,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"st $src, [$base+$offset]">; "st $src, [$base+$offset]", []>;
def STDFQrr : F3_1<3, 0b100110, def STDFQrr : F3_1<3, 0b100110,
(ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
"std $src, [$base+$offset]">; "std $src, [$base+$offset]">;
def STDFQri : F3_2<3, 0b100110, def STDFQri : F3_2<3, 0b100110,
(ops IntRegs:$base, IntRegs:$offset, i32imm:$src), (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
"std $src, [$base+$offset]">; "std $src, [$base+$offset]", []>;
// Section B.9 - SETHI Instruction, p. 104 // Section B.9 - SETHI Instruction, p. 104
def SETHIi: F2_1<0b100, def SETHIi: F2_1<0b100,
@ -164,73 +164,73 @@ def ANDrr : F3_1<2, 0b000001,
"and $b, $c, $dst">; "and $b, $c, $dst">;
def ANDri : F3_2<2, 0b000001, def ANDri : F3_2<2, 0b000001,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"and $b, $c, $dst">; "and $b, $c, $dst", []>;
def ANDCCrr : F3_1<2, 0b010001, def ANDCCrr : F3_1<2, 0b010001,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"andcc $b, $c, $dst">; "andcc $b, $c, $dst">;
def ANDCCri : F3_2<2, 0b010001, def ANDCCri : F3_2<2, 0b010001,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"andcc $b, $c, $dst">; "andcc $b, $c, $dst", []>;
def ANDNrr : F3_1<2, 0b000101, def ANDNrr : F3_1<2, 0b000101,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"andn $b, $c, $dst">; "andn $b, $c, $dst">;
def ANDNri : F3_2<2, 0b000101, def ANDNri : F3_2<2, 0b000101,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"andn $b, $c, $dst">; "andn $b, $c, $dst", []>;
def ANDNCCrr: F3_1<2, 0b010101, def ANDNCCrr: F3_1<2, 0b010101,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"andncc $b, $c, $dst">; "andncc $b, $c, $dst">;
def ANDNCCri: F3_2<2, 0b010101, def ANDNCCri: F3_2<2, 0b010101,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"andncc $b, $c, $dst">; "andncc $b, $c, $dst", []>;
def ORrr : F3_1<2, 0b000010, def ORrr : F3_1<2, 0b000010,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"or $b, $c, $dst">; "or $b, $c, $dst">;
def ORri : F3_2<2, 0b000010, def ORri : F3_2<2, 0b000010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"or $b, $c, $dst">; "or $b, $c, $dst", []>;
def ORCCrr : F3_1<2, 0b010010, def ORCCrr : F3_1<2, 0b010010,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"orcc $b, $c, $dst">; "orcc $b, $c, $dst">;
def ORCCri : F3_2<2, 0b010010, def ORCCri : F3_2<2, 0b010010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"orcc $b, $c, $dst">; "orcc $b, $c, $dst", []>;
def ORNrr : F3_1<2, 0b000110, def ORNrr : F3_1<2, 0b000110,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"orn $b, $c, $dst">; "orn $b, $c, $dst">;
def ORNri : F3_2<2, 0b000110, def ORNri : F3_2<2, 0b000110,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"orn $b, $c, $dst">; "orn $b, $c, $dst", []>;
def ORNCCrr : F3_1<2, 0b010110, def ORNCCrr : F3_1<2, 0b010110,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"orncc $b, $c, $dst">; "orncc $b, $c, $dst">;
def ORNCCri : F3_2<2, 0b010110, def ORNCCri : F3_2<2, 0b010110,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"orncc $b, $c, $dst">; "orncc $b, $c, $dst", []>;
def XORrr : F3_1<2, 0b000011, def XORrr : F3_1<2, 0b000011,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"xor $b, $c, $dst">; "xor $b, $c, $dst">;
def XORri : F3_2<2, 0b000011, def XORri : F3_2<2, 0b000011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"xor $b, $c, $dst">; "xor $b, $c, $dst", []>;
def XORCCrr : F3_1<2, 0b010011, def XORCCrr : F3_1<2, 0b010011,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"xorcc $b, $c, $dst">; "xorcc $b, $c, $dst">;
def XORCCri : F3_2<2, 0b010011, def XORCCri : F3_2<2, 0b010011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"xorcc $b, $c, $dst">; "xorcc $b, $c, $dst", []>;
def XNORrr : F3_1<2, 0b000111, def XNORrr : F3_1<2, 0b000111,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"xnor $b, $c, $dst">; "xnor $b, $c, $dst">;
def XNORri : F3_2<2, 0b000111, def XNORri : F3_2<2, 0b000111,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"xnor $b, $c, $dst">; "xnor $b, $c, $dst", []>;
def XNORCCrr: F3_1<2, 0b010111, def XNORCCrr: F3_1<2, 0b010111,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"xnorcc $b, $c, $dst">; "xnorcc $b, $c, $dst">;
def XNORCCri: F3_2<2, 0b010111, def XNORCCri: F3_2<2, 0b010111,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"xnorcc $b, $c, $dst">; "xnorcc $b, $c, $dst", []>;
// Section B.12 - Shift Instructions, p. 107 // Section B.12 - Shift Instructions, p. 107
def SLLrr : F3_1<2, 0b100101, def SLLrr : F3_1<2, 0b100101,
@ -238,19 +238,19 @@ def SLLrr : F3_1<2, 0b100101,
"sll $b, $c, $dst">; "sll $b, $c, $dst">;
def SLLri : F3_2<2, 0b100101, def SLLri : F3_2<2, 0b100101,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"sll $b, $c, $dst">; "sll $b, $c, $dst", []>;
def SRLrr : F3_1<2, 0b100110, def SRLrr : F3_1<2, 0b100110,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"srl $b, $c, $dst">; "srl $b, $c, $dst">;
def SRLri : F3_2<2, 0b100110, def SRLri : F3_2<2, 0b100110,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"srl $b, $c, $dst">; "srl $b, $c, $dst", []>;
def SRArr : F3_1<2, 0b100111, def SRArr : F3_1<2, 0b100111,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"sra $b, $c, $dst">; "sra $b, $c, $dst">;
def SRAri : F3_2<2, 0b100111, def SRAri : F3_2<2, 0b100111,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"sla $b, $c, $dst">; "sla $b, $c, $dst", []>;
// Section B.13 - Add Instructions, p. 108 // Section B.13 - Add Instructions, p. 108
def ADDrr : F3_1<2, 0b000000, def ADDrr : F3_1<2, 0b000000,
@ -258,25 +258,25 @@ def ADDrr : F3_1<2, 0b000000,
"add $b, $c, $dst">; "add $b, $c, $dst">;
def ADDri : F3_2<2, 0b000000, def ADDri : F3_2<2, 0b000000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"add $b, $c, $dst">; "add $b, $c, $dst", []>;
def ADDCCrr : F3_1<2, 0b010000, def ADDCCrr : F3_1<2, 0b010000,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"addcc $b, $c, $dst">; "addcc $b, $c, $dst">;
def ADDCCri : F3_2<2, 0b010000, def ADDCCri : F3_2<2, 0b010000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"addcc $b, $c, $dst">; "addcc $b, $c, $dst", []>;
def ADDXrr : F3_1<2, 0b001000, def ADDXrr : F3_1<2, 0b001000,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"addx $b, $c, $dst">; "addx $b, $c, $dst">;
def ADDXri : F3_2<2, 0b001000, def ADDXri : F3_2<2, 0b001000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"addx $b, $c, $dst">; "addx $b, $c, $dst", []>;
def ADDXCCrr: F3_1<2, 0b011000, def ADDXCCrr: F3_1<2, 0b011000,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"addxcc $b, $c, $dst">; "addxcc $b, $c, $dst">;
def ADDXCCri: F3_2<2, 0b011000, def ADDXCCri: F3_2<2, 0b011000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"addxcc $b, $c, $dst">; "addxcc $b, $c, $dst", []>;
// Section B.15 - Subtract Instructions, p. 110 // Section B.15 - Subtract Instructions, p. 110
def SUBrr : F3_1<2, 0b000100, def SUBrr : F3_1<2, 0b000100,
@ -284,25 +284,25 @@ def SUBrr : F3_1<2, 0b000100,
"sub $b, $c, $dst">; "sub $b, $c, $dst">;
def SUBri : F3_2<2, 0b000100, def SUBri : F3_2<2, 0b000100,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"sub $b, $c, $dst">; "sub $b, $c, $dst", []>;
def SUBCCrr : F3_1<2, 0b010100, def SUBCCrr : F3_1<2, 0b010100,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"subcc $b, $c, $dst">; "subcc $b, $c, $dst">;
def SUBCCri : F3_2<2, 0b010100, def SUBCCri : F3_2<2, 0b010100,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"subcc $b, $c, $dst">; "subcc $b, $c, $dst", []>;
def SUBXrr : F3_1<2, 0b001100, def SUBXrr : F3_1<2, 0b001100,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"subx $b, $c, $dst">; "subx $b, $c, $dst">;
def SUBXri : F3_2<2, 0b001100, def SUBXri : F3_2<2, 0b001100,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"subx $b, $c, $dst">; "subx $b, $c, $dst", []>;
def SUBXCCrr: F3_1<2, 0b011100, def SUBXCCrr: F3_1<2, 0b011100,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"subxcc $b, $c, $dst">; "subxcc $b, $c, $dst">;
def SUBXCCri: F3_2<2, 0b011100, def SUBXCCri: F3_2<2, 0b011100,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"subxcc $b, $c, $dst">; "subxcc $b, $c, $dst", []>;
// Section B.18 - Multiply Instructions, p. 113 // Section B.18 - Multiply Instructions, p. 113
def UMULrr : F3_1<2, 0b001010, def UMULrr : F3_1<2, 0b001010,
@ -310,25 +310,25 @@ def UMULrr : F3_1<2, 0b001010,
"umul $b, $c, $dst">; "umul $b, $c, $dst">;
def UMULri : F3_2<2, 0b001010, def UMULri : F3_2<2, 0b001010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"umul $b, $c, $dst">; "umul $b, $c, $dst", []>;
def SMULrr : F3_1<2, 0b001011, def SMULrr : F3_1<2, 0b001011,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"smul $b, $c, $dst">; "smul $b, $c, $dst">;
def SMULri : F3_2<2, 0b001011, def SMULri : F3_2<2, 0b001011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"smul $b, $c, $dst">; "smul $b, $c, $dst", []>;
def UMULCCrr: F3_1<2, 0b011010, def UMULCCrr: F3_1<2, 0b011010,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"umulcc $b, $c, $dst">; "umulcc $b, $c, $dst">;
def UMULCCri: F3_2<2, 0b011010, def UMULCCri: F3_2<2, 0b011010,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"umulcc $b, $c, $dst">; "umulcc $b, $c, $dst", []>;
def SMULCCrr: F3_1<2, 0b011011, def SMULCCrr: F3_1<2, 0b011011,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"smulcc $b, $c, $dst">; "smulcc $b, $c, $dst">;
def SMULCCri: F3_2<2, 0b011011, def SMULCCri: F3_2<2, 0b011011,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"smulcc $b, $c, $dst">; "smulcc $b, $c, $dst", []>;
// Section B.19 - Divide Instructions, p. 115 // Section B.19 - Divide Instructions, p. 115
def UDIVrr : F3_1<2, 0b001110, def UDIVrr : F3_1<2, 0b001110,
@ -336,25 +336,25 @@ def UDIVrr : F3_1<2, 0b001110,
"udiv $b, $c, $dst">; "udiv $b, $c, $dst">;
def UDIVri : F3_2<2, 0b001110, def UDIVri : F3_2<2, 0b001110,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"udiv $b, $c, $dst">; "udiv $b, $c, $dst", []>;
def SDIVrr : F3_1<2, 0b001111, def SDIVrr : F3_1<2, 0b001111,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"sdiv $b, $c, $dst">; "sdiv $b, $c, $dst">;
def SDIVri : F3_2<2, 0b001111, def SDIVri : F3_2<2, 0b001111,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"sdiv $b, $c, $dst">; "sdiv $b, $c, $dst", []>;
def UDIVCCrr : F3_1<2, 0b011110, def UDIVCCrr : F3_1<2, 0b011110,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"udivcc $b, $c, $dst">; "udivcc $b, $c, $dst">;
def UDIVCCri : F3_2<2, 0b011110, def UDIVCCri : F3_2<2, 0b011110,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"udivcc $b, $c, $dst">; "udivcc $b, $c, $dst", []>;
def SDIVCCrr : F3_1<2, 0b011111, def SDIVCCrr : F3_1<2, 0b011111,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"sdivcc $b, $c, $dst">; "sdivcc $b, $c, $dst">;
def SDIVCCri : F3_2<2, 0b011111, def SDIVCCri : F3_2<2, 0b011111,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"sdivcc $b, $c, $dst">; "sdivcc $b, $c, $dst", []>;
// Section B.20 - SAVE and RESTORE, p. 117 // Section B.20 - SAVE and RESTORE, p. 117
def SAVErr : F3_1<2, 0b111100, def SAVErr : F3_1<2, 0b111100,
@ -362,13 +362,13 @@ def SAVErr : F3_1<2, 0b111100,
"save $b, $c, $dst">; "save $b, $c, $dst">;
def SAVEri : F3_2<2, 0b111100, def SAVEri : F3_2<2, 0b111100,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"save $b, $c, $dst">; "save $b, $c, $dst", []>;
def RESTORErr : F3_1<2, 0b111101, def RESTORErr : F3_1<2, 0b111101,
(ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
"restore $b, $c, $dst">; "restore $b, $c, $dst">;
def RESTOREri : F3_2<2, 0b111101, def RESTOREri : F3_2<2, 0b111101,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"restore $b, $c, $dst">; "restore $b, $c, $dst", []>;
// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
@ -452,7 +452,7 @@ def WRrr : F3_1<2, 0b110000,
"wr $b, $c, $dst">; "wr $b, $c, $dst">;
def WRri : F3_2<2, 0b110000, def WRri : F3_2<2, 0b110000,
(ops IntRegs:$dst, IntRegs:$b, i32imm:$c), (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
"wr $b, $c, $dst">; "wr $b, $c, $dst", []>;
// Convert Integer to Floating-point Instructions, p. 141 // Convert Integer to Floating-point Instructions, p. 141
def FITOS : F3_3<2, 0b110100, 0b011000100, def FITOS : F3_3<2, 0b110100, 0b011000100,