1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 11:13:28 +01:00
llvm-mirror/lib/CodeGen
Hongtao Yu a385d0e6a4 [CSSPGO] MIR target-independent pseudo instruction for pseudo-probe intrinsic
This change introduces a MIR target-independent pseudo instruction corresponding to the IR intrinsic llvm.pseudoprobe for pseudo-probe block instrumentation. Please refer to https://reviews.llvm.org/D86193 for the whole story.

An `llvm.pseudoprobe` intrinsic call will be lowered into a target-independent operation named `PSEUDO_PROBE`. Given the following instrumented IR,

```
define internal void @foo2(i32 %x, void (i32)* %f) !dbg !4 {
bb0:
   %cmp = icmp eq i32 %x, 0
   call void @llvm.pseudoprobe(i64 837061429793323041, i64 1)
   br i1 %cmp, label %bb1, label %bb2
bb1:
   call void @llvm.pseudoprobe(i64 837061429793323041, i64 2)
   br label %bb3
bb2:
   call void @llvm.pseudoprobe(i64 837061429793323041, i64 3)
   br label %bb3
bb3:
   call void @llvm.pseudoprobe(i64 837061429793323041, i64 4)
   ret void
}
```
the corresponding MIR is shown below. Note that block `bb3` is duplicated into `bb1` and `bb2` where its probe is duplicated too. This allows for an accurate execution count to be collected for `bb3`, which is basically the sum of the counts of `bb1` and `bb2`.

```
bb.0.bb0:
   frame-setup PUSH64r undef $rax, implicit-def $rsp, implicit $rsp
   TEST32rr killed renamable $edi, renamable $edi, implicit-def $eflags
   PSEUDO_PROBE 837061429793323041, 1, 0
   $edi = MOV32ri 1, debug-location !13; test.c:0
   JCC_1 %bb.1, 4, implicit $eflags

bb.2.bb2:
   PSEUDO_PROBE 837061429793323041, 3, 0
   PSEUDO_PROBE 837061429793323041, 4, 0
   $rax = frame-destroy POP64r implicit-def $rsp, implicit $rsp
   RETQ

bb.1.bb1:
   PSEUDO_PROBE 837061429793323041, 2, 0
   PSEUDO_PROBE 837061429793323041, 4, 0
   $rax = frame-destroy POP64r implicit-def $rsp, implicit $rsp
   RETQ
```

The target op PSEUDO_PROBE will be converted into a piece of binary data by the object emitter with no machine instructions generated. This is done in a different patch.

Reviewed By: wmi

Differential Revision: https://reviews.llvm.org/D86495
2020-11-20 10:52:43 -08:00
..
AsmPrinter [llvm][IR] Add dso_local_equivalent Constant 2020-11-19 10:26:17 -08:00
GlobalISel [AMDGPU][GlobalISel] Fix lowerShlSat 2020-11-16 17:43:31 +01:00
LiveDebugValues [NFC][IntrRefLDV] Remove dead code from transferSpillOrRestoreInst() 2020-11-13 07:53:54 -08:00
MIRParser llvmbuildectomy - replace llvm-build by plain cmake 2020-11-13 10:35:24 +01:00
SelectionDAG [CSSPGO] MIR target-independent pseudo instruction for pseudo-probe intrinsic 2020-11-20 10:52:43 -08:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp [NFC][regalloc] Unit test for AllocationOrder iteration. 2020-09-29 10:48:07 -07:00
AllocationOrder.h [NFC] Use [MC]Register in RegAllocGreedy 2020-10-23 11:30:53 -07:00
Analysis.cpp [CSSPGO] IR intrinsic for pseudo-probe block instrumentation 2020-11-20 10:39:24 -08:00
AtomicExpandPass.cpp [AtomicExpand] Avoid creating an unnamed libcall 2020-11-02 17:52:37 +00:00
BasicBlockSections.cpp [llvm] Set the default for -bbsections-cold-text-prefix to .text.split. 2020-10-14 12:16:36 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Fix some clang-tidy bugprone-argument-comment issues 2020-09-19 20:41:25 -07:00
BranchFolding.h Fix some clang-tidy bugprone-argument-comment issues 2020-09-19 20:41:25 -07:00
BranchRelaxation.cpp [AArch64] Enable implicit null check transformation 2020-09-17 16:00:19 -07:00
BreakFalseDeps.cpp [NFC][MC] Use MCRegister for ReachingDefAnalysis APIs 2020-10-22 08:47:35 -07:00
BuiltinGCs.cpp
CalcSpillWeights.cpp [NFC][Regalloc] Pass VirtRegMap by reference. 2020-10-12 08:32:30 -07:00
CallingConvLower.cpp [SVE] Deal with SVE tuple call arguments correctly when running out of registers 2020-11-12 08:41:50 +00:00
CFGuardLongjmp.cpp
CFIInstrInserter.cpp
CMakeLists.txt llvmbuildectomy - replace llvm-build by plain cmake 2020-11-13 10:35:24 +01:00
CodeGen.cpp
CodeGenPrepare.cpp [CSSPGO] IR intrinsic for pseudo-probe block instrumentation 2020-11-20 10:39:24 -08:00
CommandFlags.cpp [X86] Support customizing stack protector guard 2020-10-22 10:08:14 +08:00
CriticalAntiDepBreaker.cpp
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp [DeadMachineInstrctionElim] Post order visit all blocks and Iteratively run DeadMachineInstructionElim pass until nothing dead 2020-11-21 00:43:23 +08:00
DetectDeadLanes.cpp
DFAPacketizer.cpp
DwarfEHPrepare.cpp
EarlyIfConversion.cpp [NFC][MC] Type uses of MCRegUnitIterator as MCRegister 2020-10-06 12:09:56 -07:00
EdgeBundles.cpp
ExecutionDomainFix.cpp
ExpandMemCmp.cpp
ExpandPostRAPseudos.cpp
ExpandReductions.cpp [llvm][mlir] Promote the experimental reduction intrinsics to be first class intrinsics. 2020-10-07 10:36:44 -07:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [Statepoints] Change statepoint machine instr format to better suit VReg lowering. 2020-10-06 17:40:29 +07:00
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp [SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference. 2020-11-05 11:02:18 +00:00
GCStrategy.cpp
GlobalMerge.cpp [SVE][CodeGen] Replace use of TypeSize operator< in GlobalMerge::doMerge 2020-10-01 14:06:59 +01:00
HardwareLoops.cpp [ARM] Alter t2DoLoopStart to define lr 2020-11-10 15:57:58 +00:00
IfConversion.cpp Add "SkipDead" parameter to TargetInstrInfo::DefinesPredicate 2020-10-21 11:52:47 +01:00
ImplicitNullChecks.cpp Remove unused variables 2020-10-07 18:30:12 -07:00
IndirectBrExpandPass.cpp
InlineSpiller.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
InterferenceCache.cpp [NFC][regalloc] Use MCRegister instead of unsigned in InterferenceCache 2020-10-07 14:48:43 -07:00
InterferenceCache.h [NFC][regalloc] Use MCRegister instead of unsigned in InterferenceCache 2020-10-07 14:48:43 -07:00
InterleavedAccessPass.cpp [InterleaveAccess] Recognise Interleave loads through binary operations 2020-10-29 09:13:23 +00:00
InterleavedLoadCombinePass.cpp
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp
LiveDebugVariables.cpp [DebugInstrRef] Pass DBG_INSTR_REFs through register allocation 2020-10-22 15:51:22 +01:00
LiveDebugVariables.h [LiveDebugVariables] Delete unneeded doInitialization 2020-09-04 13:27:42 -07:00
LiveInterval.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervalCalc.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervals.cpp [NFC] Use [MC]Register in Live-ness tracking 2020-11-02 15:46:13 -08:00
LiveIntervalUnion.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LivePhysRegs.cpp
LiveRangeCalc.cpp
LiveRangeEdit.cpp [NFC][Regalloc] Pass VirtRegMap by reference. 2020-10-12 08:32:30 -07:00
LiveRangeShrink.cpp
LiveRangeUtils.h
LiveRegMatrix.cpp [NFC][MC] Use MCRegister in LiveRangeMatrix 2020-10-12 08:54:36 -07:00
LiveRegUnits.cpp LiveRegUnits.h - reduce MachineRegisterInfo.h include. NFC. 2020-09-08 17:27:00 +01:00
LiveStacks.cpp
LiveVariables.cpp [NFC] Use [MC]Register in Live-ness tracking 2020-11-02 15:46:13 -08:00
LLVMTargetMachine.cpp [llc] Use -filetype=null to disable MIR printing 2020-10-16 16:51:56 +01:00
LocalStackSlotAllocation.cpp LocalStackSlotAllocation: Swap order of check 2020-09-16 12:56:40 -04:00
LoopTraversal.cpp
LowerEmuTLS.cpp LowerEmuTLS.cpp - remove unused TargetLowering.h include. NFC. 2020-09-03 14:40:09 +01:00
LowLevelType.cpp [GISel] Add new combines for unary FP instrs with constant operand 2020-09-16 10:34:15 -07:00
MachineBasicBlock.cpp [CodeGen] Use llvm::is_contained (NFC) 2020-11-19 22:07:56 -08:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp Revert "[MBP] Add whole chain to BlockFilterSet instead of individual BB" 2020-10-22 17:31:01 -07:00
MachineBranchProbabilityInfo.cpp
MachineCombiner.cpp
MachineCopyPropagation.cpp [NFC][Regalloc] Use MCRegister in MachineCopyPropagation 2020-10-13 09:05:08 -07:00
MachineCSE.cpp [NFC] Use [MC]Register in CSE & LICM 2020-10-28 15:53:26 -07:00
MachineDebugify.cpp
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp
MachineFunction.cpp Fix the compilation assertion due to unreachable BB pruning not deleting the associated BB from the jump tables 2020-11-16 10:35:31 -06:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineFunctionSplitter.cpp [llvm] Update default cutoff threshold for machine function splitter. 2020-10-14 12:48:10 -07:00
MachineInstr.cpp [MachineInstr] Add support for instructions with multiple memory operands. 2020-11-03 20:44:40 -05:00
MachineInstrBundle.cpp
MachineLICM.cpp Prevent LICM and machineLICM from hoisting convergent operations 2020-11-06 10:26:39 -08:00
MachineLoopInfo.cpp
MachineLoopUtils.cpp
MachineModuleInfo.cpp Revert "make the AsmPrinterHandler array public" 2020-10-16 17:22:07 -04:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [MCRegister] Simplify isStackSlot & isPhysicalRegister and delete isPhysical. NFC 2020-10-08 22:08:33 -07:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp [MachineOutliner] Do not outline debug instructions 2020-11-05 19:26:51 +00:00
MachinePassManager.cpp [NewPM][PassInstrumentation] Add PreservedAnalyses parameter to AfterPass* callbacks 2020-08-21 16:10:42 +07:00
MachinePipeliner.cpp [NFC][MC] Use MCRegister in Machine{Sink|Pipeliner}.cpp 2020-10-14 08:42:17 -07:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [NFC] Use [MC]Register in CSE & LICM 2020-10-28 15:53:26 -07:00
MachineScheduler.cpp [MachineScheduler] Inform pass infra of post-ra scheduler's dependencies 2020-11-17 10:56:12 -08:00
MachineSink.cpp [MachineSink] add more profitable pattern. 2020-11-04 23:11:22 -05:00
MachineSizeOpts.cpp
MachineSSAUpdater.cpp MachineSSAUpdater: Allow initialization with just a register class 2020-08-21 23:04:35 +02:00
MachineStableHash.cpp MachineStableHash.h - remove MachineInstr.h include. NFC. 2020-09-07 13:33:48 +01:00
MachineStripDebug.cpp
MachineTraceMetrics.cpp [NFC][MC] Type [MC]Register uses in MachineTraceMetrics 2020-10-19 09:49:52 -07:00
MachineVerifier.cpp [NFC][MC] Use [MC]Register in MachineVerifier 2020-10-20 20:42:35 -07:00
MacroFusion.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
MBFIWrapper.cpp [MBFIWrapper] Add a new function getBlockProfileCount 2020-09-23 09:31:45 -07:00
MIRCanonicalizerPass.cpp [CodeGen] Use llvm::is_contained (NFC) 2020-11-19 22:07:56 -08:00
MIRNamerPass.cpp
MIRPrinter.cpp [MIR] Fix out of bounds access in MIRPrinter. 2020-10-29 14:35:06 +03:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp [MIRVRegNamer] Experimental MachineInstr stable hashing (Fowler-Noll-Vo) 2020-09-03 16:13:09 -04:00
MIRVRegNamerUtils.h
ModuloSchedule.cpp ModuloSchedule.cpp - remove unnecessary includes. NFCI. 2020-09-17 16:47:48 +01:00
MultiHazardRecognizer.cpp [Schedule] Add a MultiHazardRecognizer 2020-10-26 08:06:17 +00:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp
PatchableFunction.cpp
PeepholeOptimizer.cpp Improve 723fea23079f9c85800e5cdc90a75414af182bfd - Silence 'warning: unused variable' when compiling with Clang 10.0 2020-09-24 09:07:22 -04:00
PHIElimination.cpp [NFC] Use [MC]Register in Live-ness tracking 2020-11-02 15:46:13 -08:00
PHIEliminationUtils.cpp PR47468: Fix findPHICopyInsertPoint, so that copies aren't incorrectly inserted after an INLINEASM_BR. 2020-09-18 14:14:04 -04:00
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp [HazardRec] Allow inserting multiple wait-states simultaneously 2020-10-20 17:03:47 -07:00
PostRASchedulerList.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
PreISelIntrinsicLowering.cpp
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference. 2020-11-05 11:02:18 +00:00
PseudoSourceValue.cpp
RDFGraph.cpp
RDFLiveness.cpp Use properlyDominates in RDFLiveness when sorting on dominance. 2020-08-26 15:16:40 -07:00
RDFRegisters.cpp [NFC][MC] Use MCRegister for ReachingDefAnalysis APIs 2020-10-22 08:47:35 -07:00
ReachingDefAnalysis.cpp [NFC][MC] Use MCRegister for ReachingDefAnalysis APIs 2020-10-22 08:47:35 -07:00
README.txt
RegAllocBase.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocBase.h [NFC][MC] Use MCRegister in LiveRangeMatrix 2020-10-12 08:54:36 -07:00
RegAllocBasic.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocFast.cpp [NFC][regalloc] Use MCRegister appropriately 2020-11-02 11:48:49 -08:00
RegAllocGreedy.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocPBQP.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegisterClassInfo.cpp
RegisterCoalescer.cpp RegisterCoalescer: Use Register 2020-11-02 10:14:50 -05:00
RegisterCoalescer.h [NFC] Use [MC]Register in RegAllocPBQP & RegisterCoalescer 2020-10-26 17:13:32 -07:00
RegisterPressure.cpp [NFC] Use Register in RegisterPressure APIs 2020-10-28 12:14:08 -07:00
RegisterScavenging.cpp [NFC][regalloc] Use MCRegister appropriately 2020-11-02 11:48:49 -08:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
ResetMachineFunctionPass.cpp
SafeStack.cpp [SafeStack] Make sure SafeStack does not break musttail call contract 2020-11-10 20:46:05 -08:00
SafeStackLayout.cpp SafeStackLayout.cpp - remove unnecessary StackLifetime.h include. NFCI. 2020-09-17 14:56:46 +01:00
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp [llvm][CodeGen] Do not scalarize llvm.masked.[gather|scatter] operating on scalable vectors. 2020-09-16 16:00:28 +00:00
ScheduleDAG.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
ScheduleDAGInstrs.cpp [DebugInstrRef] Pass DBG_INSTR_REFs through register allocation 2020-10-22 15:51:22 +01:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp [ShrinkWrap] Delete unneeded nullptr checks for the save point. NFC 2020-10-22 00:27:01 -07:00
SjLjEHPrepare.cpp
SlotIndexes.cpp
SpillPlacement.cpp SpillPlacement.cpp - remove unnecessary includes. NFCI. 2020-09-15 12:18:24 +01:00
SpillPlacement.h
SplitKit.cpp [SplitKit] Cope with no live subranges in defFromParent 2020-09-30 10:16:25 +01:00
SplitKit.h [SplitKit] In addDeadDef tolerate parent range that defines more lanes 2020-09-25 11:31:56 +01:00
StackColoring.cpp [NFC] Fix typo in comment. 2020-11-06 09:03:07 -05:00
StackMapLivenessAnalysis.cpp
StackMaps.cpp NFC: Fix -Wsign-compare warnings on 32-bit builds 2020-10-20 20:52:10 -04:00
StackProtector.cpp Revert "[IR] add fn attr for no_stack_protector; prevent inlining on mismatch" 2020-11-17 17:27:14 -08:00
StackSlotColoring.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
SwiftErrorValueTracking.cpp
SwitchLoweringUtils.cpp SwitchLoweringUtils.h - reduce TargetLowering.h include. NFCI. 2020-09-10 17:42:18 +01:00
TailDuplication.cpp
TailDuplicator.cpp [CodeGen][TailDuplicator] Don't duplicate blocks with INLINEASM_BR 2020-10-06 18:44:59 -07:00
TargetFrameLoweringImpl.cpp [SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference. 2020-11-05 11:02:18 +00:00
TargetInstrInfo.cpp [HazardRec] Allow inserting multiple wait-states simultaneously 2020-10-20 17:03:47 -07:00
TargetLoweringBase.cpp [AArch64] Out-of-line atomics (-moutline-atomics) implementation. 2020-11-20 13:30:12 +00:00
TargetLoweringObjectFileImpl.cpp [llvm][IR] Add dso_local_equivalent Constant 2020-11-19 10:26:17 -08:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp [GlobalISel] Add translation support for vector reduction intrinsics. 2020-10-16 10:17:53 -07:00
TargetRegisterInfo.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp [X86][MC][Target] Initial backend support a tune CPU to support -mtune 2020-08-14 15:31:50 -07:00
TwoAddressInstructionPass.cpp [NFC] Use [MC]Register in TwoAddressInstructionPass 2020-11-10 19:01:56 -08:00
TypePromotion.cpp [SVE][CodeGen] Fix implicit TypeSize->uint64_t casts in TypePromotion 2020-10-02 08:12:11 +01:00
UnreachableBlockElim.cpp
ValueTypes.cpp [WebAssembly] Implementation of (most) table instructions 2020-10-23 08:42:54 -07:00
VirtRegMap.cpp [NFC][regalloc] Use MCRegister appropriately 2020-11-02 11:48:49 -08:00
WasmEHPrepare.cpp
WinEHPrepare.cpp
XRayInstrumentation.cpp [Attributes] Add a method to check if an Attribute has AttrKind None. Use instead of hasAttribute(Attribute::None) 2020-08-28 13:23:45 -07:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.