mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 19:52:54 +01:00
ca0f4dc4f0
This commit starts with a "git mv ARM64 AArch64" and continues out from there, renaming the C++ classes, intrinsics, and other target-local objects for consistency. "ARM64" test directories are also moved, and tests that began their life in ARM64 use an arm64 triple, those from AArch64 use an aarch64 triple. Both should be equivalent though. This finishes the AArch64 merge, and everyone should feel free to continue committing as normal now. llvm-svn: 209577
36 lines
1.0 KiB
LLVM
36 lines
1.0 KiB
LLVM
; RUN: llc -verify-machineinstrs -o - %s -mtriple=aarch64-none-linux-gnu -mcpu=cyclone | FileCheck %s --check-prefix=CHECK
|
|
|
|
@varfloat = global float 0.0
|
|
@vardouble = global double 0.0
|
|
|
|
declare void @use_float(float)
|
|
declare void @use_double(double)
|
|
|
|
define void @test_csel(i32 %lhs32, i32 %rhs32, i64 %lhs64) {
|
|
; CHECK-LABEL: test_csel:
|
|
|
|
%tst1 = icmp ugt i32 %lhs32, %rhs32
|
|
%val1 = select i1 %tst1, float 0.0, float 1.0
|
|
store float %val1, float* @varfloat
|
|
; CHECK: movi v[[FLT0:[0-9]+]].2d, #0
|
|
; CHECK: fmov s[[FLT1:[0-9]+]], #1.0
|
|
; CHECK: fcsel {{s[0-9]+}}, s[[FLT0]], s[[FLT1]], hi
|
|
|
|
%rhs64 = sext i32 %rhs32 to i64
|
|
%tst2 = icmp sle i64 %lhs64, %rhs64
|
|
%val2 = select i1 %tst2, double 1.0, double 0.0
|
|
store double %val2, double* @vardouble
|
|
; FLT0 is reused from above on ARM64.
|
|
; CHECK: fmov d[[FLT1:[0-9]+]], #1.0
|
|
; CHECK: fcsel {{d[0-9]+}}, d[[FLT1]], d[[FLT0]], le
|
|
|
|
call void @use_float(float 0.0)
|
|
call void @use_float(float 1.0)
|
|
|
|
call void @use_double(double 0.0)
|
|
call void @use_double(double 1.0)
|
|
|
|
ret void
|
|
; CHECK: ret
|
|
}
|