mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 19:52:54 +01:00
b9ec29d7c5
This commit adds a weak variant of the cmpxchg operation, as described in C++11. A cmpxchg instruction with this modifier is permitted to fail to store, even if the comparison indicated it should. As a result, cmpxchg instructions must return a flag indicating success in addition to their original iN value loaded. Thus, for uniformity *all* cmpxchg instructions now return "{ iN, i1 }". The second flag is 1 when the store succeeded. At the DAG level, a new ATOMIC_CMP_SWAP_WITH_SUCCESS node has been added as the natural representation for the new cmpxchg instructions. It is a strong cmpxchg. By default this gets Expanded to the existing ATOMIC_CMP_SWAP during Legalization, so existing backends should see no change in behaviour. If they wish to deal with the enhanced node instead, they can call setOperationAction on it. Beware: as a node with 2 results, it cannot be selected from TableGen. Currently, no use is made of the extra information provided in this patch. Test updates are almost entirely adapting the input IR to the new scheme. Summary for out of tree users: ------------------------------ + Legacy Bitcode files are upgraded during read. + Legacy assembly IR files will be invalid. + Front-ends must adapt to different type for "cmpxchg". + Backends should be unaffected by default. llvm-svn: 210903
1145 lines
36 KiB
LLVM
1145 lines
36 KiB
LLVM
; RUN: llc -mtriple=aarch64-none-linux-gnu -verify-machineinstrs < %s | FileCheck %s --check-prefix=CHECK
|
|
; RUN: llc -mtriple=aarch64-none-linux-gnu -verify-machineinstrs < %s | FileCheck %s --check-prefix=CHECK-REG
|
|
|
|
|
|
; Point of CHECK-REG is to make sure UNPREDICTABLE instructions aren't created
|
|
; (i.e. reusing a register for status & data in store exclusive).
|
|
; CHECK-REG-NOT: stlxrb w[[NEW:[0-9]+]], w[[NEW]], [x{{[0-9]+}}]
|
|
; CHECK-REG-NOT: stlxrb w[[NEW:[0-9]+]], x[[NEW]], [x{{[0-9]+}}]
|
|
|
|
@var8 = global i8 0
|
|
@var16 = global i16 0
|
|
@var32 = global i32 0
|
|
@var64 = global i64 0
|
|
|
|
define i8 @test_atomic_load_add_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_add_i8:
|
|
%old = atomicrmw add i8* @var8, i8 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: add [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_add_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_add_i16:
|
|
%old = atomicrmw add i16* @var16, i16 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: add [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_add_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_add_i32:
|
|
%old = atomicrmw add i32* @var32, i32 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: add [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_add_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_add_i64:
|
|
%old = atomicrmw add i64* @var64, i64 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: add [[NEW:x[0-9]+]], x[[OLD]], x0
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_sub_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_sub_i8:
|
|
%old = atomicrmw sub i8* @var8, i8 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: sub [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_sub_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_sub_i16:
|
|
%old = atomicrmw sub i16* @var16, i16 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: sub [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_sub_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_sub_i32:
|
|
%old = atomicrmw sub i32* @var32, i32 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: sub [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_sub_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_sub_i64:
|
|
%old = atomicrmw sub i64* @var64, i64 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: sub [[NEW:x[0-9]+]], x[[OLD]], x0
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_and_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_and_i8:
|
|
%old = atomicrmw and i8* @var8, i8 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: and [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_and_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_and_i16:
|
|
%old = atomicrmw and i16* @var16, i16 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: and [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_and_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_and_i32:
|
|
%old = atomicrmw and i32* @var32, i32 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: and [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_and_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_and_i64:
|
|
%old = atomicrmw and i64* @var64, i64 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: and [[NEW:x[0-9]+]], x[[OLD]], x0
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_or_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_or_i8:
|
|
%old = atomicrmw or i8* @var8, i8 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: orr [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_or_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_or_i16:
|
|
%old = atomicrmw or i16* @var16, i16 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: orr [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_or_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_or_i32:
|
|
%old = atomicrmw or i32* @var32, i32 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: orr [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_or_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_or_i64:
|
|
%old = atomicrmw or i64* @var64, i64 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: orr [[NEW:x[0-9]+]], x[[OLD]], x0
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_xor_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xor_i8:
|
|
%old = atomicrmw xor i8* @var8, i8 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: eor [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_xor_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xor_i16:
|
|
%old = atomicrmw xor i16* @var16, i16 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: eor [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_xor_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xor_i32:
|
|
%old = atomicrmw xor i32* @var32, i32 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: eor [[NEW:w[0-9]+]], w[[OLD]], w0
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_xor_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xor_i64:
|
|
%old = atomicrmw xor i64* @var64, i64 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: eor [[NEW:x[0-9]+]], x[[OLD]], x0
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_xchg_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xchg_i8:
|
|
%old = atomicrmw xchg i8* @var8, i8 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: stxrb [[STATUS:w[0-9]+]], w0, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_xchg_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xchg_i16:
|
|
%old = atomicrmw xchg i16* @var16, i16 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: stlxrh [[STATUS:w[0-9]+]], w0, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_xchg_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xchg_i32:
|
|
%old = atomicrmw xchg i32* @var32, i32 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], w0, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_xchg_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_xchg_i64:
|
|
%old = atomicrmw xchg i64* @var64, i64 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; ; CHECK: ldaxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], x0, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
|
|
define i8 @test_atomic_load_min_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_min_i8:
|
|
%old = atomicrmw min i8* @var8, i8 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: sxtb w[[OLD_EXT:[0-9]+]], w[[OLD]]
|
|
; CHECK-NEXT: cmp w[[OLD_EXT]], w0, sxtb
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, le
|
|
|
|
; CHECK-NEXT: stxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_min_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_min_i16:
|
|
%old = atomicrmw min i16* @var16, i16 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: sxth w[[OLD_EXT:[0-9]+]], w[[OLD]]
|
|
; CHECK-NEXT: cmp w[[OLD_EXT]], w0, sxth
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, le
|
|
|
|
|
|
; CHECK-NEXT: stlxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_min_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_min_i32:
|
|
%old = atomicrmw min i32* @var32, i32 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, le
|
|
|
|
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_min_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_min_i64:
|
|
%old = atomicrmw min i64* @var64, i64 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp x[[OLD]], x0
|
|
; CHECK-NEXT: csel [[NEW:x[0-9]+]], x[[OLD]], x0, le
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_max_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_max_i8:
|
|
%old = atomicrmw max i8* @var8, i8 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: sxtb w[[OLD_EXT:[0-9]+]], w[[OLD]]
|
|
; CHECK-NEXT: cmp w[[OLD_EXT]], w0, sxtb
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, gt
|
|
|
|
|
|
; CHECK-NEXT: stlxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_max_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_max_i16:
|
|
%old = atomicrmw max i16* @var16, i16 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: sxth w[[OLD_EXT:[0-9]+]], w[[OLD]]
|
|
; CHECK-NEXT: cmp w[[OLD_EXT]], w0, sxth
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, gt
|
|
|
|
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_max_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_max_i32:
|
|
%old = atomicrmw max i32* @var32, i32 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, gt
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_max_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_max_i64:
|
|
%old = atomicrmw max i64* @var64, i64 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp x[[OLD]], x0
|
|
; CHECK-NEXT: csel [[NEW:x[0-9]+]], x[[OLD]], x0, gt
|
|
|
|
|
|
; CHECK-NEXT: stxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_umin_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umin_i8:
|
|
%old = atomicrmw umin i8* @var8, i8 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0, uxtb
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, ls
|
|
|
|
|
|
; CHECK-NEXT: stxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_umin_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umin_i16:
|
|
%old = atomicrmw umin i16* @var16, i16 %offset acquire
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0, uxth
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, ls
|
|
|
|
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_umin_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umin_i32:
|
|
%old = atomicrmw umin i32* @var32, i32 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, ls
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_umin_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umin_i64:
|
|
%old = atomicrmw umin i64* @var64, i64 %offset acq_rel
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp x[[OLD]], x0
|
|
; CHECK-NEXT: csel [[NEW:x[0-9]+]], x[[OLD]], x0, ls
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_load_umax_i8(i8 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umax_i8:
|
|
%old = atomicrmw umax i8* @var8, i8 %offset acq_rel
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0, uxtb
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, hi
|
|
|
|
|
|
; CHECK-NEXT: stlxrb [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_load_umax_i16(i16 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umax_i16:
|
|
%old = atomicrmw umax i16* @var16, i16 %offset monotonic
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0, uxth
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, hi
|
|
|
|
|
|
; CHECK-NEXT: stxrh [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_load_umax_i32(i32 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umax_i32:
|
|
%old = atomicrmw umax i32* @var32, i32 %offset seq_cst
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldaxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: csel [[NEW:w[0-9]+]], w[[OLD]], w0, hi
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define i64 @test_atomic_load_umax_i64(i64 %offset) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_umax_i64:
|
|
%old = atomicrmw umax i64* @var64, i64 %offset release
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: .LBB{{[0-9]+}}_1:
|
|
; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; x0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
|
|
; CHECK-NEXT: cmp x[[OLD]], x0
|
|
; CHECK-NEXT: csel [[NEW:x[0-9]+]], x[[OLD]], x0, hi
|
|
|
|
|
|
; CHECK-NEXT: stlxr [[STATUS:w[0-9]+]], [[NEW]], [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], .LBB{{[0-9]+}}_1
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov x0, x[[OLD]]
|
|
ret i64 %old
|
|
}
|
|
|
|
define i8 @test_atomic_cmpxchg_i8(i8 %wanted, i8 %new) nounwind {
|
|
; CHECK-LABEL: test_atomic_cmpxchg_i8:
|
|
%pair = cmpxchg i8* @var8, i8 %wanted, i8 %new acquire acquire
|
|
%old = extractvalue { i8, i1 } %pair, 0
|
|
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
|
|
; CHECK: [[STARTAGAIN:.LBB[0-9]+_[0-9]+]]:
|
|
; CHECK: ldaxrb w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: b.ne [[GET_OUT:.LBB[0-9]+_[0-9]+]]
|
|
; CHECK: stxrb [[STATUS:w[0-9]+]], {{w[0-9]+}}, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], [[STARTAGAIN]]
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i8 %old
|
|
}
|
|
|
|
define i16 @test_atomic_cmpxchg_i16(i16 %wanted, i16 %new) nounwind {
|
|
; CHECK-LABEL: test_atomic_cmpxchg_i16:
|
|
%pair = cmpxchg i16* @var16, i16 %wanted, i16 %new seq_cst seq_cst
|
|
%old = extractvalue { i16, i1 } %pair, 0
|
|
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var16
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var16
|
|
|
|
; CHECK: [[STARTAGAIN:.LBB[0-9]+_[0-9]+]]:
|
|
; CHECK: ldaxrh w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: b.ne [[GET_OUT:.LBB[0-9]+_[0-9]+]]
|
|
; CHECK: stlxrh [[STATUS:w[0-9]+]], {{w[0-9]+}}, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], [[STARTAGAIN]]
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i16 %old
|
|
}
|
|
|
|
define i32 @test_atomic_cmpxchg_i32(i32 %wanted, i32 %new) nounwind {
|
|
; CHECK-LABEL: test_atomic_cmpxchg_i32:
|
|
%pair = cmpxchg i32* @var32, i32 %wanted, i32 %new release monotonic
|
|
%old = extractvalue { i32, i1 } %pair, 0
|
|
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var32
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var32
|
|
|
|
; CHECK: [[STARTAGAIN:.LBB[0-9]+_[0-9]+]]:
|
|
; CHECK: ldxr w[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: cmp w[[OLD]], w0
|
|
; CHECK-NEXT: b.ne [[GET_OUT:.LBB[0-9]+_[0-9]+]]
|
|
; CHECK: stlxr [[STATUS:w[0-9]+]], {{w[0-9]+}}, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], [[STARTAGAIN]]
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: mov {{[xw]}}0, {{[xw]}}[[OLD]]
|
|
ret i32 %old
|
|
}
|
|
|
|
define void @test_atomic_cmpxchg_i64(i64 %wanted, i64 %new) nounwind {
|
|
; CHECK-LABEL: test_atomic_cmpxchg_i64:
|
|
%pair = cmpxchg i64* @var64, i64 %wanted, i64 %new monotonic monotonic
|
|
%old = extractvalue { i64, i1 } %pair, 0
|
|
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var64
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var64
|
|
|
|
; CHECK: [[STARTAGAIN:.LBB[0-9]+_[0-9]+]]:
|
|
; CHECK: ldxr x[[OLD:[0-9]+]], [x[[ADDR]]]
|
|
; w0 below is a reasonable guess but could change: it certainly comes into the
|
|
; function there.
|
|
; CHECK-NEXT: cmp x[[OLD]], x0
|
|
; CHECK-NEXT: b.ne [[GET_OUT:.LBB[0-9]+_[0-9]+]]
|
|
; As above, w1 is a reasonable guess.
|
|
; CHECK: stxr [[STATUS:w[0-9]+]], x1, [x[[ADDR]]]
|
|
; CHECK-NEXT: cbnz [[STATUS]], [[STARTAGAIN]]
|
|
; CHECK-NOT: dmb
|
|
|
|
; CHECK: str x[[OLD]],
|
|
store i64 %old, i64* @var64
|
|
ret void
|
|
}
|
|
|
|
define i8 @test_atomic_load_monotonic_i8() nounwind {
|
|
; CHECK-LABEL: test_atomic_load_monotonic_i8:
|
|
%val = load atomic i8* @var8 monotonic, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp x[[HIADDR:[0-9]+]], var8
|
|
; CHECK: ldrb w0, [x[[HIADDR]], {{#?}}:lo12:var8]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret i8 %val
|
|
}
|
|
|
|
define i8 @test_atomic_load_monotonic_regoff_i8(i64 %base, i64 %off) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_monotonic_regoff_i8:
|
|
%addr_int = add i64 %base, %off
|
|
%addr = inttoptr i64 %addr_int to i8*
|
|
|
|
%val = load atomic i8* %addr monotonic, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldrb w0, [x0, x1]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret i8 %val
|
|
}
|
|
|
|
define i8 @test_atomic_load_acquire_i8() nounwind {
|
|
; CHECK-LABEL: test_atomic_load_acquire_i8:
|
|
%val = load atomic i8* @var8 acquire, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[TMPADDR:x[0-9]+]], var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[TMPADDR]], {{#?}}:lo12:var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldarb w0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
ret i8 %val
|
|
}
|
|
|
|
define i8 @test_atomic_load_seq_cst_i8() nounwind {
|
|
; CHECK-LABEL: test_atomic_load_seq_cst_i8:
|
|
%val = load atomic i8* @var8 seq_cst, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[HIADDR:x[0-9]+]], var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[HIADDR]], {{#?}}:lo12:var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldarb w0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
ret i8 %val
|
|
}
|
|
|
|
define i16 @test_atomic_load_monotonic_i16() nounwind {
|
|
; CHECK-LABEL: test_atomic_load_monotonic_i16:
|
|
%val = load atomic i16* @var16 monotonic, align 2
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp x[[HIADDR:[0-9]+]], var16
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldrh w0, [x[[HIADDR]], {{#?}}:lo12:var16]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret i16 %val
|
|
}
|
|
|
|
define i32 @test_atomic_load_monotonic_regoff_i32(i64 %base, i64 %off) nounwind {
|
|
; CHECK-LABEL: test_atomic_load_monotonic_regoff_i32:
|
|
%addr_int = add i64 %base, %off
|
|
%addr = inttoptr i64 %addr_int to i32*
|
|
|
|
%val = load atomic i32* %addr monotonic, align 4
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldr w0, [x0, x1]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret i32 %val
|
|
}
|
|
|
|
define i64 @test_atomic_load_seq_cst_i64() nounwind {
|
|
; CHECK-LABEL: test_atomic_load_seq_cst_i64:
|
|
%val = load atomic i64* @var64 seq_cst, align 8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[HIADDR:x[0-9]+]], var64
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[HIADDR]], {{#?}}:lo12:var64
|
|
; CHECK-NOT: dmb
|
|
; CHECK: ldar x0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
ret i64 %val
|
|
}
|
|
|
|
define void @test_atomic_store_monotonic_i8(i8 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_monotonic_i8:
|
|
store atomic i8 %val, i8* @var8 monotonic, align 1
|
|
; CHECK: adrp x[[HIADDR:[0-9]+]], var8
|
|
; CHECK: strb w0, [x[[HIADDR]], {{#?}}:lo12:var8]
|
|
|
|
ret void
|
|
}
|
|
|
|
define void @test_atomic_store_monotonic_regoff_i8(i64 %base, i64 %off, i8 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_monotonic_regoff_i8:
|
|
|
|
%addr_int = add i64 %base, %off
|
|
%addr = inttoptr i64 %addr_int to i8*
|
|
|
|
store atomic i8 %val, i8* %addr monotonic, align 1
|
|
; CHECK: strb w2, [x0, x1]
|
|
|
|
ret void
|
|
}
|
|
define void @test_atomic_store_release_i8(i8 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_release_i8:
|
|
store atomic i8 %val, i8* @var8 release, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[HIADDR:x[0-9]+]], var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[HIADDR]], {{#?}}:lo12:var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: stlrb w0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
ret void
|
|
}
|
|
|
|
define void @test_atomic_store_seq_cst_i8(i8 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_seq_cst_i8:
|
|
store atomic i8 %val, i8* @var8 seq_cst, align 1
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[HIADDR:x[0-9]+]], var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[HIADDR]], {{#?}}:lo12:var8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: stlrb w0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret void
|
|
}
|
|
|
|
define void @test_atomic_store_monotonic_i16(i16 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_monotonic_i16:
|
|
store atomic i16 %val, i16* @var16 monotonic, align 2
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp x[[HIADDR:[0-9]+]], var16
|
|
; CHECK-NOT: dmb
|
|
; CHECK: strh w0, [x[[HIADDR]], {{#?}}:lo12:var16]
|
|
; CHECK-NOT: dmb
|
|
ret void
|
|
}
|
|
|
|
define void @test_atomic_store_monotonic_regoff_i32(i64 %base, i64 %off, i32 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_monotonic_regoff_i32:
|
|
|
|
%addr_int = add i64 %base, %off
|
|
%addr = inttoptr i64 %addr_int to i32*
|
|
|
|
store atomic i32 %val, i32* %addr monotonic, align 4
|
|
; CHECK-NOT: dmb
|
|
; CHECK: str w2, [x0, x1]
|
|
; CHECK-NOT: dmb
|
|
|
|
ret void
|
|
}
|
|
|
|
define void @test_atomic_store_release_i64(i64 %val) nounwind {
|
|
; CHECK-LABEL: test_atomic_store_release_i64:
|
|
store atomic i64 %val, i64* @var64 release, align 8
|
|
; CHECK-NOT: dmb
|
|
; CHECK: adrp [[HIADDR:x[0-9]+]], var64
|
|
; CHECK-NOT: dmb
|
|
; CHECK: add x[[ADDR:[0-9]+]], [[HIADDR]], {{#?}}:lo12:var64
|
|
; CHECK-NOT: dmb
|
|
; CHECK: stlr x0, [x[[ADDR]]]
|
|
; CHECK-NOT: dmb
|
|
ret void
|
|
}
|