mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-30 23:42:52 +01:00
a515fb7c17
* Added R600_Reg64 class * Added T#Index#.XY registers definition * Added v2i32 register reads from parameter and global space * Added f32 and i32 elements extraction from v2f32 and v2i32 * Added v2i32 -> v2f32 conversions Tom Stellard: - Mark vec2 operations as expand. The addition of a vec2 register class made them all legal. Patch by: Dmitry Cherkassov Signed-off-by: Dmitry Cherkassov <dcherkassov@gmail.com> llvm-svn: 187582
35 lines
1.1 KiB
LLVM
35 lines
1.1 KiB
LLVM
; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s --check-prefix=R600-CHECK
|
|
; RUN: llc < %s -march=r600 -mcpu=SI | FileCheck %s --check-prefix=SI-CHECK
|
|
|
|
; R600-CHECK: @build_vector2
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK-NOT: MOV
|
|
; SI-CHECK: @build_vector2
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[X:VGPR[0-9]]], 5
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[Y:VGPR[0-9]]], 6
|
|
; SI-CHECK: BUFFER_STORE_DWORDX2 [[X]]_[[Y]]
|
|
define void @build_vector2 (<2 x i32> addrspace(1)* %out) {
|
|
entry:
|
|
store <2 x i32> <i32 5, i32 6>, <2 x i32> addrspace(1)* %out
|
|
ret void
|
|
}
|
|
|
|
; R600-CHECK: @build_vector4
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK: MOV
|
|
; R600-CHECK-NOT: MOV
|
|
; SI-CHECK: @build_vector4
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[X:VGPR[0-9]]], 5
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[Y:VGPR[0-9]]], 6
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[Z:VGPR[0-9]]], 7
|
|
; SI-CHECK-DAG: V_MOV_B32_e32 [[W:VGPR[0-9]]], 8
|
|
; SI-CHECK: BUFFER_STORE_DWORDX4 [[X]]_[[Y]]_[[Z]]_[[W]]
|
|
define void @build_vector4 (<4 x i32> addrspace(1)* %out) {
|
|
entry:
|
|
store <4 x i32> <i32 5, i32 6, i32 7, i32 8>, <4 x i32> addrspace(1)* %out
|
|
ret void
|
|
}
|