mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-20 03:23:01 +02:00
d8d28772c9
Summary: [GlobalISel][X86] Add support for f32/f64 and vector types in RegisterBank and InstructionSelector. Reviewers: delena, zvi Reviewed By: zvi Subscribers: dberris, rovka, llvm-commits, kristof.beyls Differential Revision: https://reviews.llvm.org/D30533 llvm-svn: 296856
18 lines
601 B
TableGen
18 lines
601 B
TableGen
//=- X86RegisterBank.td - Describe the AArch64 Banks -----*- tablegen -*-=//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// General Purpose Registers: RAX, RCX,...
|
|
def GPRRegBank : RegisterBank<"GPR", [GR64]>;
|
|
|
|
/// Floating Point/Vector Registers
|
|
def VECRRegBank : RegisterBank<"VECR", [VR512]>;
|