mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 04:02:41 +01:00
7b9800b7a6
Both ANDIo and ANDISo (and the 64-bit versions) are record-form instructions. When optimizing compares, we handle the former in order to eliminate the compare instruction but not the latter. This patch just adds the latter to the set of instructions we optimize. The reason these instructions need to be handled separately is that they are not part of the RecFormRel map (since they don't have a non-record-form). The missing "and-immediate-shifted" is just an oversight in the initial implementation. Differential revision: https://reviews.llvm.org/D51353 llvm-svn: 342472
45 lines
1.6 KiB
LLVM
45 lines
1.6 KiB
LLVM
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu \
|
|
; RUN: -mcpu=pwr8 -ppc-asm-full-reg-names < %s | FileCheck %s
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu \
|
|
; RUN: -mcpu=pwr8 -ppc-asm-full-reg-names < %s | FileCheck %s
|
|
define float @floatundisf(i64 %a) {
|
|
; CHECK-LABEL: floatundisf:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: bc 4, 4*cr5+lt, .LBB0_2
|
|
; CHECK-NEXT: # %bb.1:
|
|
; CHECK-NEXT: xxlxor f1, f1, f1
|
|
; CHECK-NEXT: blr
|
|
; CHECK-NEXT: .LBB0_2: # %sw.epilog
|
|
; CHECK-NEXT: addi r3, r3, 1
|
|
; CHECK-NEXT: li r5, 2
|
|
; CHECK-NEXT: andis. r4, r3, 1024
|
|
; CHECK-NEXT: li r4, 3
|
|
; CHECK-NEXT: isel r4, r5, r4, eq
|
|
; CHECK-NEXT: srd r3, r3, r4
|
|
; CHECK-NEXT: rlwinm r3, r3, 0, 9, 31
|
|
; CHECK-NEXT: mtvsrd f0, r3
|
|
; CHECK-NEXT: xxsldwi vs0, vs0, vs0, 1
|
|
; CHECK-NEXT: xscvspdpn f1, vs0
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
br i1 undef, label %return, label %sw.epilog
|
|
|
|
sw.epilog: ; preds = %entry
|
|
%or14 = or i64 0, %a
|
|
%inc = add i64 %or14, 1
|
|
%and16 = and i64 %inc, 67108864
|
|
%tobool = icmp eq i64 %and16, 0
|
|
%tmp.select.v = select i1 %tobool, i64 2, i64 3
|
|
%tmp.select = lshr i64 %inc, %tmp.select.v
|
|
%conv26 = trunc i64 %tmp.select to i32
|
|
%and27 = and i32 %conv26, 8388607
|
|
%or28 = or i32 0, %and27
|
|
%0 = bitcast i32 %or28 to float
|
|
br label %return
|
|
|
|
return: ; preds = %sw.epilog, %entry
|
|
%retval.0 = phi float [ %0, %sw.epilog ], [ 0.000000e+00, %entry ]
|
|
ret float %retval.0
|
|
}
|