mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 19:23:23 +01:00
a38199dd40
Support for 64-bit coprocessors on a 32-bit architecture was added in `MIPS32 R2`. llvm-svn: 365507
107 lines
4.7 KiB
LLVM
107 lines
4.7 KiB
LLVM
; Test the MSA intrinsics that are encoded with the 3RF instruction format and
|
|
; use the result as a third operand.
|
|
|
|
; RUN: llc -march=mips -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
|
|
; RUN: llc -march=mipsel -mattr=+msa,+fp64,+mips32r2 < %s | FileCheck %s
|
|
|
|
@llvm_mips_fmadd_w_ARG1 = global <4 x float> <float 0.000000e+00, float 1.000000e+00, float 2.000000e+00, float 3.000000e+00>, align 16
|
|
@llvm_mips_fmadd_w_ARG2 = global <4 x float> <float 4.000000e+00, float 5.000000e+00, float 6.000000e+00, float 7.000000e+00>, align 16
|
|
@llvm_mips_fmadd_w_ARG3 = global <4 x float> <float 8.000000e+00, float 9.000000e+00, float 1.000000e+01, float 1.100000e+01>, align 16
|
|
@llvm_mips_fmadd_w_RES = global <4 x float> <float 0.000000e+00, float 0.000000e+00, float 0.000000e+00, float 0.000000e+00>, align 16
|
|
|
|
define void @llvm_mips_fmadd_w_test() nounwind {
|
|
entry:
|
|
%0 = load <4 x float>, <4 x float>* @llvm_mips_fmadd_w_ARG1
|
|
%1 = load <4 x float>, <4 x float>* @llvm_mips_fmadd_w_ARG2
|
|
%2 = load <4 x float>, <4 x float>* @llvm_mips_fmadd_w_ARG3
|
|
%3 = tail call <4 x float> @llvm.mips.fmadd.w(<4 x float> %0, <4 x float> %1, <4 x float> %2)
|
|
store <4 x float> %3, <4 x float>* @llvm_mips_fmadd_w_RES
|
|
ret void
|
|
}
|
|
|
|
declare <4 x float> @llvm.mips.fmadd.w(<4 x float>, <4 x float>, <4 x float>) nounwind
|
|
|
|
; CHECK: llvm_mips_fmadd_w_test:
|
|
; CHECK: ld.w
|
|
; CHECK: ld.w
|
|
; CHECK: ld.w
|
|
; CHECK: fmadd.w
|
|
; CHECK: st.w
|
|
; CHECK: .size llvm_mips_fmadd_w_test
|
|
;
|
|
@llvm_mips_fmadd_d_ARG1 = global <2 x double> <double 0.000000e+00, double 1.000000e+00>, align 16
|
|
@llvm_mips_fmadd_d_ARG2 = global <2 x double> <double 2.000000e+00, double 3.000000e+00>, align 16
|
|
@llvm_mips_fmadd_d_ARG3 = global <2 x double> <double 4.000000e+00, double 5.000000e+00>, align 16
|
|
@llvm_mips_fmadd_d_RES = global <2 x double> <double 0.000000e+00, double 0.000000e+00>, align 16
|
|
|
|
define void @llvm_mips_fmadd_d_test() nounwind {
|
|
entry:
|
|
%0 = load <2 x double>, <2 x double>* @llvm_mips_fmadd_d_ARG1
|
|
%1 = load <2 x double>, <2 x double>* @llvm_mips_fmadd_d_ARG2
|
|
%2 = load <2 x double>, <2 x double>* @llvm_mips_fmadd_d_ARG3
|
|
%3 = tail call <2 x double> @llvm.mips.fmadd.d(<2 x double> %0, <2 x double> %1, <2 x double> %2)
|
|
store <2 x double> %3, <2 x double>* @llvm_mips_fmadd_d_RES
|
|
ret void
|
|
}
|
|
|
|
declare <2 x double> @llvm.mips.fmadd.d(<2 x double>, <2 x double>, <2 x double>) nounwind
|
|
|
|
; CHECK: llvm_mips_fmadd_d_test:
|
|
; CHECK: ld.d
|
|
; CHECK: ld.d
|
|
; CHECK: ld.d
|
|
; CHECK: fmadd.d
|
|
; CHECK: st.d
|
|
; CHECK: .size llvm_mips_fmadd_d_test
|
|
;
|
|
@llvm_mips_fmsub_w_ARG1 = global <4 x float> <float 0.000000e+00, float 1.000000e+00, float 2.000000e+00, float 3.000000e+00>, align 16
|
|
@llvm_mips_fmsub_w_ARG2 = global <4 x float> <float 4.000000e+00, float 5.000000e+00, float 6.000000e+00, float 7.000000e+00>, align 16
|
|
@llvm_mips_fmsub_w_ARG3 = global <4 x float> <float 8.000000e+00, float 9.000000e+00, float 1.000000e+01, float 1.100000e+01>, align 16
|
|
@llvm_mips_fmsub_w_RES = global <4 x float> <float 0.000000e+00, float 0.000000e+00, float 0.000000e+00, float 0.000000e+00>, align 16
|
|
|
|
define void @llvm_mips_fmsub_w_test() nounwind {
|
|
entry:
|
|
%0 = load <4 x float>, <4 x float>* @llvm_mips_fmsub_w_ARG1
|
|
%1 = load <4 x float>, <4 x float>* @llvm_mips_fmsub_w_ARG2
|
|
%2 = load <4 x float>, <4 x float>* @llvm_mips_fmsub_w_ARG3
|
|
%3 = tail call <4 x float> @llvm.mips.fmsub.w(<4 x float> %0, <4 x float> %1, <4 x float> %2)
|
|
store <4 x float> %3, <4 x float>* @llvm_mips_fmsub_w_RES
|
|
ret void
|
|
}
|
|
|
|
declare <4 x float> @llvm.mips.fmsub.w(<4 x float>, <4 x float>, <4 x float>) nounwind
|
|
|
|
; CHECK: llvm_mips_fmsub_w_test:
|
|
; CHECK: ld.w
|
|
; CHECK: ld.w
|
|
; CHECK: ld.w
|
|
; CHECK: fmsub.w
|
|
; CHECK: st.w
|
|
; CHECK: .size llvm_mips_fmsub_w_test
|
|
;
|
|
@llvm_mips_fmsub_d_ARG1 = global <2 x double> <double 0.000000e+00, double 1.000000e+00>, align 16
|
|
@llvm_mips_fmsub_d_ARG2 = global <2 x double> <double 2.000000e+00, double 3.000000e+00>, align 16
|
|
@llvm_mips_fmsub_d_ARG3 = global <2 x double> <double 4.000000e+00, double 5.000000e+00>, align 16
|
|
@llvm_mips_fmsub_d_RES = global <2 x double> <double 0.000000e+00, double 0.000000e+00>, align 16
|
|
|
|
define void @llvm_mips_fmsub_d_test() nounwind {
|
|
entry:
|
|
%0 = load <2 x double>, <2 x double>* @llvm_mips_fmsub_d_ARG1
|
|
%1 = load <2 x double>, <2 x double>* @llvm_mips_fmsub_d_ARG2
|
|
%2 = load <2 x double>, <2 x double>* @llvm_mips_fmsub_d_ARG3
|
|
%3 = tail call <2 x double> @llvm.mips.fmsub.d(<2 x double> %0, <2 x double> %1, <2 x double> %2)
|
|
store <2 x double> %3, <2 x double>* @llvm_mips_fmsub_d_RES
|
|
ret void
|
|
}
|
|
|
|
declare <2 x double> @llvm.mips.fmsub.d(<2 x double>, <2 x double>, <2 x double>) nounwind
|
|
|
|
; CHECK: llvm_mips_fmsub_d_test:
|
|
; CHECK: ld.d
|
|
; CHECK: ld.d
|
|
; CHECK: ld.d
|
|
; CHECK: fmsub.d
|
|
; CHECK: st.d
|
|
; CHECK: .size llvm_mips_fmsub_d_test
|
|
;
|