mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-26 12:43:36 +01:00
4e7a3e05a1
For pairs of 32-bit registers: isub_lo, isub_hi. For pairs of vector registers: vsub_lo, vsub_hi. Add generic subreg indices: ps_sub_lo, ps_sub_hi, and a function HexagonRegisterInfo::getHexagonSubRegIndex(RegClass, GenericSubreg) that returns the appropriate subreg index for RegClass. llvm-svn: 286377
41 lines
1.4 KiB
TableGen
41 lines
1.4 KiB
TableGen
//===-- HexagonIntrinsicsDerived.td - Derived intrinsics ---*- tablegen -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// Multiply 64-bit and use lower result
|
|
//
|
|
// Optimized with intrinisics accumulates
|
|
//
|
|
def : Pat <(mul DoubleRegs:$src1, DoubleRegs:$src2),
|
|
(i64
|
|
(A2_combinew
|
|
(M2_maci
|
|
(M2_maci
|
|
(i32
|
|
(EXTRACT_SUBREG
|
|
(i64
|
|
(M2_dpmpyuu_s0 (i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src1),
|
|
isub_lo)),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src2),
|
|
isub_lo)))),
|
|
isub_hi)),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src1), isub_lo)),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src2), isub_hi))),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src2), isub_lo)),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src1), isub_hi))),
|
|
(i32
|
|
(EXTRACT_SUBREG
|
|
(i64
|
|
(M2_dpmpyuu_s0
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src1), isub_lo)),
|
|
(i32 (EXTRACT_SUBREG (i64 DoubleRegs:$src2),
|
|
isub_lo)))), isub_lo))))>;
|
|
|
|
|
|
|