1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-25 04:02:41 +01:00
llvm-mirror/test/CodeGen/Thumb2/thumb2-barrier.ll
Bob Wilson 183c466006 Overhaul memory barriers in the ARM backend. Radar 8601999.
There were a number of issues to fix up here:
* The "device" argument of the llvm.memory.barrier intrinsic should be
used to distinguish the "Full System" domain from the "Inner Shareable"
domain.  It has nothing to do with using DMB vs. DSB instructions.
* The compiler should never need to emit DSB instructions.  Remove the
ARMISD::SYNCBARRIER node and also remove the instruction patterns for DSB.
* Merge the separate DMB/DSB instructions for options only used for the
disassembler with the default DMB/DSB instructions.  Add the default
"full system" option ARM_MB::SY to the ARM_MB::MemBOpt enum.
* Add a separate ARMISD::MEMBARRIER_MCR node for subtargets that implement
a data memory barrier using the MCR instruction.
* Fix up encodings for these instructions (except MCR).
I also updated the tests and added a few new ones to check for DMB options
that were not currently being exercised.

llvm-svn: 117756
2010-10-30 00:54:37 +00:00

32 lines
723 B
LLVM

; RUN: llc < %s -march=thumb -mcpu=cortex-a8 | FileCheck %s
declare void @llvm.memory.barrier(i1 , i1 , i1 , i1 , i1)
define void @t_st() {
; CHECK: t_st:
; CHECK: dmb st
call void @llvm.memory.barrier(i1 false, i1 false, i1 false, i1 true, i1 true)
ret void
}
define void @t_sy() {
; CHECK: t_sy:
; CHECK: dmb sy
call void @llvm.memory.barrier(i1 true, i1 false, i1 false, i1 true, i1 true)
ret void
}
define void @t_ishst() {
; CHECK: t_ishst:
; CHECK: dmb ishst
call void @llvm.memory.barrier(i1 false, i1 false, i1 false, i1 true, i1 false)
ret void
}
define void @t_ish() {
; CHECK: t_ish:
; CHECK: dmb ish
call void @llvm.memory.barrier(i1 true, i1 false, i1 false, i1 true, i1 false)
ret void
}