mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-01 00:12:50 +01:00
2bedf185c9
I followed three heuristics for deciding whether to set 'true' or 'false': - Everything target independent got 'true' as that is the expected common output of the GCC builtins. - If the target arch only has one way of implementing this operation, set the flag in the way that exercises the most of codegen. For most architectures this is also the likely path from a GCC builtin, with 'true' being set. It will (eventually) require lowering away that difference, and then lowering to the architecture's operation. - Otherwise, set the flag differently dependending on which target operation should be tested. Let me know if anyone has any issue with this pattern or would like specific tests of another form. This should allow the x86 codegen to just iteratively improve as I teach the backend how to differentiate between the two forms, and everything else should remain exactly the same. llvm-svn: 146370
15 lines
370 B
LLVM
15 lines
370 B
LLVM
; RUN: llc < %s -march=arm -mattr=+v7 | FileCheck %s
|
|
|
|
define i32 @f(i32 %a) nounwind readnone optsize ssp {
|
|
entry:
|
|
%conv = zext i32 %a to i64
|
|
%tmp1 = tail call i64 @llvm.ctlz.i64(i64 %conv, i1 true)
|
|
; CHECK: clz
|
|
; CHECK-NOT: adds
|
|
%cast = trunc i64 %tmp1 to i32
|
|
%sub = sub nsw i32 63, %cast
|
|
ret i32 %sub
|
|
}
|
|
|
|
declare i64 @llvm.ctlz.i64(i64, i1) nounwind readnone
|