mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 03:33:20 +01:00
7d62ff02e6
The lowering isn't really an optimization, so optnone shouldn't make a difference. ARM relies on the pass running when using "-mthread-model single", because in that mode, it doesn't run AtomicExpand. See bug for more details. Differential Revision: https://reviews.llvm.org/D37040 llvm-svn: 311565
40 lines
1.2 KiB
LLVM
40 lines
1.2 KiB
LLVM
; RUN: opt < %s -loweratomic -S | FileCheck %s
|
|
|
|
define i8 @cmpswap() {
|
|
; CHECK-LABEL: @cmpswap(
|
|
%i = alloca i8
|
|
%pair = cmpxchg i8* %i, i8 0, i8 42 monotonic monotonic
|
|
%j = extractvalue { i8, i1 } %pair, 0
|
|
; CHECK: [[OLDVAL:%[a-z0-9]+]] = load i8, i8* [[ADDR:%[a-z0-9]+]]
|
|
; CHECK-NEXT: [[SAME:%[a-z0-9]+]] = icmp eq i8 [[OLDVAL]], 0
|
|
; CHECK-NEXT: [[TO_STORE:%[a-z0-9]+]] = select i1 [[SAME]], i8 42, i8 [[OLDVAL]]
|
|
; CHECK-NEXT: store i8 [[TO_STORE]], i8* [[ADDR]]
|
|
; CHECK-NEXT: [[TMP:%[a-z0-9]+]] = insertvalue { i8, i1 } undef, i8 [[OLDVAL]], 0
|
|
; CHECK-NEXT: [[RES:%[a-z0-9]+]] = insertvalue { i8, i1 } [[TMP]], i1 [[SAME]], 1
|
|
; CHECK-NEXT: [[VAL:%[a-z0-9]+]] = extractvalue { i8, i1 } [[RES]], 0
|
|
ret i8 %j
|
|
; CHECK: ret i8 [[VAL]]
|
|
}
|
|
|
|
|
|
define i8 @swap() {
|
|
; CHECK-LABEL: @swap(
|
|
%i = alloca i8
|
|
%j = atomicrmw xchg i8* %i, i8 42 monotonic
|
|
; CHECK: [[INST:%[a-z0-9]+]] = load
|
|
; CHECK-NEXT: store
|
|
ret i8 %j
|
|
; CHECK: ret i8 [[INST]]
|
|
}
|
|
|
|
|
|
define i8 @swap_optnone() noinline optnone {
|
|
; CHECK-LABEL: @swap_optnone(
|
|
%i = alloca i8
|
|
%j = atomicrmw xchg i8* %i, i8 42 monotonic
|
|
; CHECK: [[INST:%[a-z0-9]+]] = load
|
|
; CHECK-NEXT: store
|
|
ret i8 %j
|
|
; CHECK: ret i8 [[INST]]
|
|
}
|