mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-22 12:33:33 +02:00
813af3fadc
This commit verifies that the parsed machine instructions contain the implicit register operands as specified by the MCInstrDesc. Variadic and call instructions aren't verified. Reviewers: Duncan P. N. Exon Smith Differential Revision: http://reviews.llvm.org/D10781 llvm-svn: 241537
39 lines
827 B
YAML
39 lines
827 B
YAML
# RUN: not llc -march=x86-64 -start-after branch-folder -stop-after branch-folder -o /dev/null %s 2>&1 | FileCheck %s
|
|
|
|
--- |
|
|
|
|
define i32 @foo(i32* %p) {
|
|
entry:
|
|
%a = load i32, i32* %p
|
|
%0 = icmp sle i32 %a, 10
|
|
br i1 %0, label %less, label %exit
|
|
|
|
less:
|
|
ret i32 0
|
|
|
|
exit:
|
|
ret i32 %a
|
|
}
|
|
|
|
|
|
...
|
|
---
|
|
name: foo
|
|
body:
|
|
- id: 0
|
|
name: entry
|
|
instructions:
|
|
- '%eax = MOV32rm %rdi, 1, _, 0, _'
|
|
- 'CMP32ri8 %eax, 10, implicit-def %eflags'
|
|
# CHECK: [[@LINE+1]]:26: expected an implicit register operand 'implicit %eflags'
|
|
- 'JG_1 %bb.2.exit, implicit-def %eflags'
|
|
- id: 1
|
|
name: less
|
|
instructions:
|
|
- '%eax = MOV32r0 implicit-def %eflags'
|
|
- id: 2
|
|
name: exit
|
|
instructions:
|
|
- 'RETQ %eax'
|
|
...
|