1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 19:23:23 +01:00
llvm-mirror/lib/Target/Lanai/LanaiSchedule.td
Chandler Carruth ae65e281f3 Update the file headers across all of the LLVM projects in the monorepo
to reflect the new license.

We understand that people may be surprised that we're moving the header
entirely to discuss the new license. We checked this carefully with the
Foundation's lawyer and we believe this is the correct approach.

Essentially, all code in the project is now made available by the LLVM
project under our new license, so you will see that the license headers
include that license only. Some of our contributors have contributed
code under our old license, and accordingly, we have retained a copy of
our old license notice in the top-level files in each project and
repository.

llvm-svn: 351636
2019-01-19 08:50:56 +00:00

70 lines
2.3 KiB
TableGen

//=-LanaiSchedule.td - Lanai Scheduling Definitions --*- tablegen -*-=========//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
def ALU_FU : FuncUnit;
def LDST_FU : FuncUnit;
def IIC_ALU : InstrItinClass;
def IIC_LD : InstrItinClass;
def IIC_ST : InstrItinClass;
def IIC_LDSW : InstrItinClass;
def IIC_STSW : InstrItinClass;
def LanaiItinerary : ProcessorItineraries<[ALU_FU, LDST_FU],[],[
InstrItinData<IIC_LD, [InstrStage<1, [LDST_FU]>]>,
InstrItinData<IIC_ST, [InstrStage<1, [LDST_FU]>]>,
InstrItinData<IIC_LDSW, [InstrStage<2, [LDST_FU]>]>,
InstrItinData<IIC_STSW, [InstrStage<2, [LDST_FU]>]>,
InstrItinData<IIC_ALU, [InstrStage<1, [ALU_FU]>]>
]>;
def LanaiSchedModel : SchedMachineModel {
// Cycles for loads to access the cache [default = -1]
let LoadLatency = 2;
// Max micro-ops that can be buffered for optimized loop dispatch/execution.
// [default = -1]
let LoopMicroOpBufferSize = 0;
// Allow scheduler to assign default model to any unrecognized opcodes.
// [default = 1]
let CompleteModel = 0;
// Max micro-ops that may be scheduled per cycle. [default = 1]
let IssueWidth = 1;
// Extra cycles for a mispredicted branch. [default = -1]
let MispredictPenalty = 10;
// Enable Post RegAlloc Scheduler pass. [default = 0]
let PostRAScheduler = 0;
// Max micro-ops that can be buffered. [default = -1]
let MicroOpBufferSize = 0;
// Per-cycle resources tables. [default = NoItineraries]
let Itineraries = LanaiItinerary;
}
def ALU : ProcResource<1> { let BufferSize = 0; }
def LdSt : ProcResource<1> { let BufferSize = 0; }
def WriteLD : SchedWrite;
def WriteST : SchedWrite;
def WriteLDSW : SchedWrite;
def WriteSTSW : SchedWrite;
def WriteALU : SchedWrite;
let SchedModel = LanaiSchedModel in {
def : WriteRes<WriteLD, [LdSt]> { let Latency = 2; }
def : WriteRes<WriteST, [LdSt]> { let Latency = 2; }
def : WriteRes<WriteLDSW, [LdSt]> { let Latency = 2; }
def : WriteRes<WriteSTSW, [LdSt]> { let Latency = 4; }
def : WriteRes<WriteALU, [ALU]> { let Latency = 1; }
}