mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-01 08:23:21 +01:00
dc1965a16c
used by Clang. To help Clang integration, the PTX target has been split into two targets: ptx32 and ptx64, depending on the desired pointer size. - Add GCCBuiltin class to all intrinsics - Split PTX target into ptx32 and ptx64 llvm-svn: 129851
44 lines
744 B
LLVM
44 lines
744 B
LLVM
; RUN: llc < %s -march=ptx32 | FileCheck %s
|
|
|
|
define ptx_device i32 @t1(i32 %x, i32 %y) {
|
|
; CHECK: shr.u32 r0, r1, r2
|
|
%z = lshr i32 %x, %y
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|
|
|
|
define ptx_device i32 @t2(i32 %x) {
|
|
; CHECK: shr.u32 r0, r1, 3
|
|
%z = lshr i32 %x, 3
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|
|
|
|
define ptx_device i32 @t3(i32 %x) {
|
|
; CHECK: shr.u32 r0, 3, r1
|
|
%z = lshr i32 3, %x
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|
|
|
|
define ptx_device i32 @t4(i32 %x, i32 %y) {
|
|
; CHECK: shr.s32 r0, r1, r2
|
|
%z = ashr i32 %x, %y
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|
|
|
|
define ptx_device i32 @t5(i32 %x) {
|
|
; CHECK: shr.s32 r0, r1, 3
|
|
%z = ashr i32 %x, 3
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|
|
|
|
define ptx_device i32 @t6(i32 %x) {
|
|
; CHECK: shr.s32 r0, -3, r1
|
|
%z = ashr i32 -3, %x
|
|
; CHECK: ret;
|
|
ret i32 %z
|
|
}
|