mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 11:13:28 +01:00
d4c615be8c
Discussed here: http://lists.llvm.org/pipermail/llvm-dev/2018-January/120320.html In preparation for adding support for named vregs we are changing the sigil for physical registers in MIR to '$' from '%'. This will prevent name clashes of named physical register with named vregs. llvm-svn: 323922
26 lines
1023 B
LLVM
26 lines
1023 B
LLVM
; REQUIRES: asserts
|
|
; RUN: llc < %s -mtriple=arm64-linux-gnu -mcpu=cortex-a57 -enable-misched -verify-misched -debug-only=machine-scheduler -o - 2>&1 > /dev/null | FileCheck %s
|
|
;
|
|
; Test for bug in misched memory dependency calculation.
|
|
;
|
|
; CHECK: ********** MI Scheduling **********
|
|
; CHECK: misched_bug:%bb.0 entry
|
|
; CHECK: SU(2): %2:gpr32 = LDRWui %0:gpr64common, 1; mem:LD4[%ptr1_plus1]
|
|
; CHECK: Successors:
|
|
; CHECK-NEXT: SU(5): Data Latency=4 Reg=%2
|
|
; CHECK-NEXT: SU(4): Ord Latency=0
|
|
; CHECK: SU(3): STRWui $wzr, %0:gpr64common, 0; mem:ST4[%ptr1]
|
|
; CHECK: Successors:
|
|
; CHECK: SU(4): Ord Latency=0
|
|
; CHECK: SU(4): STRWui $wzr, %1:gpr64common, 0; mem:ST4[%ptr2]
|
|
; CHECK: SU(5): $w0 = COPY %2
|
|
; CHECK: ** ScheduleDAGMI::schedule picking next node
|
|
define i32 @misched_bug(i32* %ptr1, i32* %ptr2) {
|
|
entry:
|
|
%ptr1_plus1 = getelementptr inbounds i32, i32* %ptr1, i64 1
|
|
%val1 = load i32, i32* %ptr1_plus1, align 4
|
|
store i32 0, i32* %ptr1, align 4
|
|
store i32 0, i32* %ptr2, align 4
|
|
ret i32 %val1
|
|
}
|