mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-22 12:33:33 +02:00
5f6f8101d5
integer and floating-point opcodes, introducing FAdd, FSub, and FMul. For now, the AsmParser, BitcodeReader, and IRBuilder all preserve backwards compatability, and the Core LLVM APIs preserve backwards compatibility for IR producers. Most front-ends won't need to change immediately. This implements the first step of the plan outlined here: http://nondot.org/sabre/LLVMNotes/IntegerOverflow.txt llvm-svn: 72897
28 lines
935 B
LLVM
28 lines
935 B
LLVM
; RUN: llvm-as < %s | llc -march=x86 -mattr=+sse2 -soft-float | not grep xmm
|
|
; RUN: llvm-as < %s | llc -march=x86-64 -mattr=+sse2 -soft-float | not grep xmm
|
|
|
|
%struct.__va_list_tag = type { i32, i32, i8*, i8* }
|
|
|
|
define i32 @t1(i32 %a, ...) nounwind {
|
|
entry:
|
|
%va = alloca [1 x %struct.__va_list_tag], align 8 ; <[1 x %struct.__va_list_tag]*> [#uses=2]
|
|
%va12 = bitcast [1 x %struct.__va_list_tag]* %va to i8* ; <i8*> [#uses=2]
|
|
call void @llvm.va_start(i8* %va12)
|
|
%va3 = getelementptr [1 x %struct.__va_list_tag]* %va, i64 0, i64 0 ; <%struct.__va_list_tag*> [#uses=1]
|
|
call void @bar(%struct.__va_list_tag* %va3) nounwind
|
|
call void @llvm.va_end(i8* %va12)
|
|
ret i32 undef
|
|
}
|
|
|
|
declare void @llvm.va_start(i8*) nounwind
|
|
|
|
declare void @bar(%struct.__va_list_tag*)
|
|
|
|
declare void @llvm.va_end(i8*) nounwind
|
|
|
|
define float @t2(float %a, float %b) nounwind readnone {
|
|
entry:
|
|
%0 = fadd float %a, %b ; <float> [#uses=1]
|
|
ret float %0
|
|
}
|