mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-22 18:54:02 +01:00
1caff81b49
`+vpu` controls whether VEISelLowering adds any vregs. This defaults to `-vpu` to have scalar code generation out of the box. We bring up vector isel under the `+vpu` flag. Once vector isel is stable we switch to `+vpu` and advertise vregs and vops in TTI. Reviewed By: kaz7 Differential Revision: https://reviews.llvm.org/D90465
68 lines
2.3 KiB
TableGen
68 lines
2.3 KiB
TableGen
//===-- VE.td - Describe the VE Target Machine -------------*- tablegen -*-===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Target-independent interfaces which we are implementing
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
include "llvm/Target/Target.td"
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// VE Subtarget features.
|
|
//
|
|
def FeatureEnableVPU
|
|
: SubtargetFeature<"vpu", "EnableVPU", "true",
|
|
"Enable the VPU">;
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Register File, Calling Conv, Instruction Descriptions
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
include "VERegisterInfo.td"
|
|
include "VECallingConv.td"
|
|
include "VEInstrInfo.td"
|
|
|
|
def VEInstrInfo : InstrInfo;
|
|
|
|
def VEAsmParser : AsmParser {
|
|
// Use both VE register name matcher to accept "S0~S63" register names
|
|
// and default register matcher to accept other registeres.
|
|
let AllowDuplicateRegisterNames = 1;
|
|
let ShouldEmitMatchRegisterAltName = 1;
|
|
}
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// VE processors supported.
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
class Proc<string Name, list<SubtargetFeature> Features>
|
|
: Processor<Name, NoItineraries, Features>;
|
|
|
|
def : Proc<"ve", []>;
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Declare the target which we are implementing
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
def VEAsmWriter : AsmWriter {
|
|
string AsmWriterClassName = "InstPrinter";
|
|
int PassSubtarget = 1;
|
|
int Variant = 0;
|
|
}
|
|
|
|
def VE : Target {
|
|
// Pull in Instruction Info:
|
|
let InstructionSet = VEInstrInfo;
|
|
let AssemblyParsers = [VEAsmParser];
|
|
let AssemblyWriters = [VEAsmWriter];
|
|
let AllowRegisterRenaming = 1;
|
|
}
|