1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 03:02:36 +01:00
llvm-mirror/lib/CodeGen
2016-07-25 19:39:01 +00:00
..
AsmPrinter [msf] Create LLVMDebugInfoMsf 2016-07-22 19:56:05 +00:00
GlobalISel GlobalISel: implement legalization pass, with just one transformation. 2016-07-22 20:03:43 +00:00
MIRParser GlobalISel: allow multiple types on MachineInstrs. 2016-07-22 22:13:36 +00:00
SelectionDAG [SelectionDAG] Optimization of BITREVERSE legalization for power-of-2 integer scalar/vector types 2016-07-22 16:46:25 +00:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp Move shouldAssumeDSOLocal to Target. 2016-06-27 23:15:57 +00:00
AntiDepBreaker.h
AtomicExpandPass.cpp Support expanding partial-word cmpxchg to full-word cmpxchg in AtomicExpandPass. 2016-06-17 18:11:48 +00:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
BranchFolding.h BranchFolding: Use LivePhysReg to update live in lists. 2016-07-12 18:44:33 +00:00
BuiltinGCs.cpp
CalcSpillWeights.cpp CodeGen: Use MachineInstr& in TargetInstrInfo, NFC 2016-06-30 00:01:54 +00:00
CallingConvLower.cpp
CMakeLists.txt GlobalISel: implement low-level type with just size & vector lanes. 2016-07-20 19:09:30 +00:00
CodeGen.cpp XRay: Add entry and exit sleds 2016-07-14 04:06:33 +00:00
CodeGenPrepare.cpp CodeGenPrep: use correct function to determine Global's alignment. 2016-07-18 18:28:52 +00:00
CriticalAntiDepBreaker.cpp
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp Make DeadMachineInstructionElim preserve CFG 2016-06-21 23:01:17 +00:00
DetectDeadLanes.cpp Make DetectDeadLanes preserve CFG 2016-06-15 00:25:09 +00:00
DFAPacketizer.cpp Add debugging code to the packetizer 2016-07-14 19:04:26 +00:00
DwarfEHPrepare.cpp
EarlyIfConversion.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
EdgeBundles.cpp
ExecutionDepsFix.cpp ExecutionDepsFix - Fix bug in clearance calculation 2016-07-21 12:37:07 +00:00
ExpandISelPseudos.cpp CodeGen: Use MachineInstr& in ExpandISelPseudos, NFC 2016-06-30 23:09:39 +00:00
ExpandPostRAPseudos.cpp ExpandPostRAPseudos should transfer implicit uses, not only implicit defs 2016-07-15 22:31:14 +00:00
FaultMaps.cpp
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp Pass DebugLoc and SDLoc by const ref. 2016-06-12 15:39:02 +00:00
GCStrategy.cpp
GlobalMerge.cpp
IfConversion.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
ImplicitNullChecks.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
InlineSpiller.cpp Allow dead insts to be kept in DeadRemat only when they are rematerializable. 2016-07-08 21:08:09 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LexicalScopes.cpp
LiveDebugValues.cpp Avoid duplicated map lookups. No functionality change intended. 2016-06-17 18:59:41 +00:00
LiveDebugVariables.cpp CodeGen: Use MachineInstr& in LDVImpl::handleDebugValue, NFC 2016-06-30 23:13:38 +00:00
LiveDebugVariables.h
LiveInterval.cpp Add print/dump routines to LiveInterval::SubRange 2016-07-12 17:37:44 +00:00
LiveIntervalAnalysis.cpp Fix printing of debugging information in LiveIntervals::shrinkToUses 2016-07-12 17:55:28 +00:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp LivePhysRegs: addLiveOuts() can skip addPristines() in ret block 2016-07-09 01:31:36 +00:00
LiveRangeCalc.cpp
LiveRangeCalc.h
LiveRangeEdit.cpp Allow dead insts to be kept in DeadRemat only when they are rematerializable. 2016-07-08 21:08:09 +00:00
LiveRangeUtils.h
LiveRegMatrix.cpp
LiveStackAnalysis.cpp
LiveVariables.cpp CodeGen: Use MachineInstr& in LiveVariables API, NFC 2016-07-01 01:51:32 +00:00
LLVMBuild.txt
LLVMTargetMachine.cpp MC] Provide an MCTargetOptions to implementors of MCAsmBackendCtorTy, NFC 2016-07-25 17:18:28 +00:00
LocalStackSlotAllocation.cpp CodeGen: Use MachineInstr& in LocalStackSlotAllocation, NFC 2016-06-30 23:39:46 +00:00
LowerEmuTLS.cpp
LowLevelType.cpp GlobalISel: implement alloca instruction 2016-07-22 16:59:52 +00:00
MachineBasicBlock.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
MachineBlockFrequencyInfo.cpp Fixed MSVC unresolved symbol error due to an incorrectly declared extern 2016-06-28 12:34:44 +00:00
MachineBlockPlacement.cpp [MBP] Clean up of the comments, and a first attempt to better describe a part 2016-07-15 18:41:56 +00:00
MachineBranchProbabilityInfo.cpp [MBP] add comments and bug fix 2016-06-15 03:03:30 +00:00
MachineCombiner.cpp
MachineCopyPropagation.cpp
MachineCSE.cpp CodeGen: Use MachineInstr& in TargetInstrInfo, NFC 2016-06-30 00:01:54 +00:00
MachineDominanceFrontier.cpp
MachineDominators.cpp [MDT] Always verify machine dominfo if expensive checking is enabled. 2016-06-24 17:15:04 +00:00
MachineFunction.cpp [CodeGen] Take a MachineMemOperand::Flags in MachineFunction::getMachineMemOperand. 2016-07-15 18:26:59 +00:00
MachineFunctionAnalysis.cpp [MIRTesting] Abort when failing to parse a function. 2016-07-21 22:25:57 +00:00
MachineFunctionPass.cpp [PM] Convert IVUsers analysis to new pass manager. 2016-07-16 22:51:33 +00:00
MachineFunctionPrinterPass.cpp
MachineInstr.cpp GlobalISel: allow multiple types on MachineInstrs. 2016-07-22 22:13:36 +00:00
MachineInstrBundle.cpp Move instances of std::function. 2016-06-12 16:13:55 +00:00
MachineLICM.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
MachineLoopInfo.cpp
MachineModuleInfo.cpp
MachineModuleInfoImpls.cpp
MachinePassRegistry.cpp
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [GlobalISel] Mark newly-created gvregs as having a bank. 2016-07-19 19:48:36 +00:00
MachineScheduler.cpp Target: Remove unused arguments from overrideSchedPolicy, NFC 2016-07-01 00:23:27 +00:00
MachineSink.cpp Rename AnalyzeBranch* to analyzeBranch*. 2016-07-15 14:41:04 +00:00
MachineSSAUpdater.cpp
MachineTraceMetrics.cpp CodeGen: Use MachineInstr& more in MachineTraceMetrics, NFC 2016-07-01 00:05:40 +00:00
MachineVerifier.cpp MachineVerifier: Fix printing nonsense for physical registers 2016-07-25 19:39:01 +00:00
MIRPrinter.cpp GlobalISel: allow multiple types on MachineInstrs. 2016-07-22 22:13:36 +00:00
MIRPrinter.h
MIRPrintingPass.cpp
OptimizePHIs.cpp
ParallelCG.cpp Apply another batch of fixes from clang-tidy's performance-unnecessary-value-param. 2016-06-17 20:41:14 +00:00
PatchableFunction.cpp PatchableFunction: Skip pseudos that do not create code 2016-07-13 16:37:29 +00:00
PeepholeOptimizer.cpp PeepholeOptimizer: Make pass name match DEBUG_TYPE 2016-07-08 16:29:11 +00:00
PHIElimination.cpp CodeGen: Use MachineInstr& in LiveVariables API, NFC 2016-07-01 01:51:32 +00:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp CodeGen: Use MachineInstr& in PostRAHazardRecognizer, NFC 2016-07-01 00:50:29 +00:00
PostRASchedulerList.cpp CodeGen: Use MachineInstr& in PostRASchedulerList, NFC 2016-07-01 01:18:53 +00:00
PreISelIntrinsicLowering.cpp [PM] Port PreISelIntrinsicLowering to the new PM 2016-06-24 20:13:42 +00:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp Revert "RegScavenging: Add scavengeRegisterBackwards()" 2016-07-20 00:21:32 +00:00
PseudoSourceValue.cpp
README.txt
RegAllocBase.cpp
RegAllocBase.h
RegAllocBasic.cpp
RegAllocFast.cpp CodeGen: Use MachineInstr& in RegAllocFast, NFC 2016-07-01 15:03:37 +00:00
RegAllocGreedy.cpp Allow dead insts to be kept in DeadRemat only when they are rematerializable. 2016-07-08 21:08:09 +00:00
RegAllocPBQP.cpp
RegisterClassInfo.cpp
RegisterCoalescer.cpp CodeGen: Use MachineInstr& in RegisterCoalescer, NFC 2016-07-01 16:43:13 +00:00
RegisterCoalescer.h
RegisterPressure.cpp
RegisterScavenging.cpp Revert "RegScavenging: Add scavengeRegisterBackwards()" 2016-07-20 00:21:32 +00:00
RegisterUsageInfo.cpp IPRA: avoid double query to the map (NFC) 2016-07-16 18:20:26 +00:00
RegUsageInfoCollector.cpp IPRA: Fix RegMask calculation for alias registers 2016-07-21 03:50:39 +00:00
RegUsageInfoPropagate.cpp Interprocedural Register Allocation (IPRA): add a Transformation Pass 2016-06-10 18:37:21 +00:00
RenameIndependentSubregs.cpp
SafeStack.cpp StackColoring for SafeStack. 2016-06-29 20:37:43 +00:00
SafeStackColoring.cpp StackColoring for SafeStack. 2016-06-29 20:37:43 +00:00
SafeStackColoring.h StackColoring for SafeStack. 2016-06-29 20:37:43 +00:00
SafeStackLayout.cpp Fix invalid iterator use in safestack coloring. 2016-07-25 19:25:40 +00:00
SafeStackLayout.h StackColoring for SafeStack. 2016-06-29 20:37:43 +00:00
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp Untabify. 2016-07-25 00:59:51 +00:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp
SjLjEHPrepare.cpp
SlotIndexes.cpp CodeGen: Use MachineInstr& in SlotIndexes.cpp, NFC 2016-07-01 15:08:52 +00:00
Spiller.h
SpillPlacement.cpp
SpillPlacement.h
SplitKit.cpp Allow dead insts to be kept in DeadRemat only when they are rematerializable. 2016-07-08 21:08:09 +00:00
SplitKit.h Allow dead insts to be kept in DeadRemat only when they are rematerializable. 2016-07-08 21:08:09 +00:00
StackColoring.cpp
StackMapLivenessAnalysis.cpp
StackMaps.cpp
StackProtector.cpp Add an artificial line-0 debug location when the compiler emits a call to 2016-06-30 18:49:04 +00:00
StackSlotColoring.cpp CodeGen: Use MachineInstr& in StackSlotColoring, NFC 2016-07-08 17:28:40 +00:00
TailDuplication.cpp
TailDuplicator.cpp Codegen: Tail Duplication: Only duplicate into layout pred if it is a CFG Pred. 2016-07-20 00:01:51 +00:00
TargetFrameLoweringImpl.cpp Add EnableIPRA to TargetOptions, and move the cl::opt -enable-ipra to TargetMachine.cpp 2016-07-13 23:39:46 +00:00
TargetInstrInfo.cpp [CodeGen] Take a MachineMemOperand::Flags in MachineFunction::getMachineMemOperand. 2016-07-15 18:26:59 +00:00
TargetLoweringBase.cpp [CodeGen] Take a MachineMemOperand::Flags in MachineFunction::getMachineMemOperand. 2016-07-15 18:26:59 +00:00
TargetLoweringObjectFileImpl.cpp Add support for allowing us to create uniquely identified "COMDAT" or "ELF 2016-07-01 06:07:38 +00:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp XRay: Add entry and exit sleds 2016-07-14 04:06:33 +00:00
TargetRegisterInfo.cpp
TargetSchedule.cpp CodeGen: Use MachineInstr& in TargetInstrInfo, NFC 2016-06-30 00:01:54 +00:00
TwoAddressInstructionPass.cpp CodeGen: Avoid iterator conversions in TwoAddressInstructionPass, NFC 2016-07-08 17:43:08 +00:00
UnreachableBlockElim.cpp [PM] Port UnreachableBlockElim to the new Pass Manager 2016-07-08 03:32:49 +00:00
VirtRegMap.cpp VirtRegMap: Replace some identity copies with KILL instructions. 2016-07-09 00:19:07 +00:00
WinEHPrepare.cpp revert http://reviews.llvm.org/D21101 2016-06-30 17:52:24 +00:00
XRayInstrumentation.cpp Remove extra ';' to appease -Wpedantic 2016-07-14 11:46:41 +00:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %NOREG, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side 
effects).  Once this is in place, it would be even better to have tblgen 
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStackAnalysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.