1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 11:13:28 +01:00
llvm-mirror/lib/CodeGen
Jeremy Morse 765a5a757e [DebugInfo][CGP] Update dbg.values when sinking address computations
One of CodeGenPrepare's optimizations is to duplicate address calculations
into basic blocks, so that as much information as possible can be folded
into memory addressing operands. This is great -- but the dbg.value
variable location intrinsics are not updated in the same way. This can lead
to dbg.values referring to address computations in other blocks that will
never be encoded into the DAG, while duplicate address computations are
performed locally that could be used by the dbg.value. Some of these (such
as non-constant-offset GEPs) can't be salvaged past.

Fix this by, whenever we duplicate an address computation into a block,
looking for dbg.value users of the original memory address in the same
block, and redirecting those to the local computation.

Differential Revision: https://reviews.llvm.org/D58403
2019-12-06 11:27:19 +00:00
..
AsmPrinter DebugInfo: Pull out a common expression. 2019-12-05 19:51:30 -08:00
GlobalISel [GlobalISel] Localizer: Allow targets not to run the pass conditionally 2019-12-05 11:09:50 -08:00
MIRParser [cmake] Explicitly mark libraries defined in lib/ as "Component Libraries" 2019-11-21 10:48:08 -08:00
SelectionDAG [FPEnv][SelectionDAG] Relax chain requirements 2019-12-06 11:02:11 +01:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [Analysis] Attribute deref/deref_or_null should not prevent tail call optimization 2019-11-06 23:08:07 +01:00
AntiDepBreaker.h
AtomicExpandPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp [BranchFolding] Fix PR43964 about branch folder not being debug invariant 2019-11-21 18:13:32 +01:00
BranchFolding.h
BranchRelaxation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BreakFalseDeps.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BuiltinGCs.cpp
CalcSpillWeights.cpp
CallingConvLower.cpp
CFGuardLongjmp.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CFIInstrInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CMakeLists.txt [Dsymutil][NFC] Move NonRelocatableStringpool into common CodeGen folder. 2019-12-06 10:02:27 +03:00
CodeGen.cpp [CodeGen] Move ARMCodegenPrepare to TypePromotion 2019-12-03 11:12:52 +00:00
CodeGenPrepare.cpp [DebugInfo][CGP] Update dbg.values when sinking address computations 2019-12-06 11:27:19 +00:00
CriticalAntiDepBreaker.cpp [CriticalAntiDepBreaker] Teach the regmask clobber check to check if any subregister is preserved before considering the super register clobbered 2019-11-27 11:20:58 -08:00
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
DetectDeadLanes.cpp
DFAPacketizer.cpp [DFAPacketizer] Allow up to 64 functional units 2019-11-05 15:41:42 +00:00
DwarfEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
EarlyIfConversion.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
EdgeBundles.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExecutionDomainFix.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
ExpandMemCmp.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExpandPostRAPseudos.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExpandReductions.cpp [ExpandReductions] Don't push all intrinsics to the worklist. Just push reductions. 2019-11-14 10:26:53 -08:00
FaultMaps.cpp
FEntryInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
FinalizeISel.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
FuncletLayout.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCMetadata.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCMetadataPrinter.cpp
GCRootLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCStrategy.cpp
GlobalMerge.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
HardwareLoops.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
IfConversion.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ImplicitNullChecks.cpp ImplicitNullChecks: Don't add a dead definition of DepMI as live-in 2019-12-03 11:02:53 +01:00
IndirectBrExpandPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InlineSpiller.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InterleavedLoadCombinePass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LexicalScopes.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LiveDebugValues.cpp [LiveDebugValues] Silence the unused var warning; NFC 2019-12-05 12:32:14 +01:00
LiveDebugVariables.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveDebugVariables.h
LiveInterval.cpp [LiveInterval] Allow updating subranges with slightly out-dated IR 2019-11-13 11:17:56 -08:00
LiveIntervals.cpp [MIBundle] Turn MachineOperandIteratorBase into a forward iterator. 2019-12-05 09:06:22 +00:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp
LiveRangeCalc.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
LiveRangeEdit.cpp [DebugInfo][If-Converter] Update call site info during the optimization 2019-10-08 15:43:12 +00:00
LiveRangeShrink.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRangeUtils.h
LiveRegMatrix.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRegUnits.cpp
LiveStacks.cpp
LiveVariables.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LLVMBuild.txt
LLVMTargetMachine.cpp [Mips] Use appropriate private label prefix based on Mips ABI 2019-10-23 12:24:35 +02:00
LocalStackSlotAllocation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LoopTraversal.cpp
LowerEmuTLS.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LowLevelType.cpp
MachineBasicBlock.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
MachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineBlockPlacement.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineBranchProbabilityInfo.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
MachineCombiner.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineCopyPropagation.cpp Reland [MachineCopyPropagation] Extend MCP to do trivial copy backward propagation. 2019-12-05 14:32:11 +08:00
MachineCSE.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineDominanceFrontier.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineFrameInfo.cpp
MachineFunction.cpp Work on cleaning up denormal mode handling 2019-11-19 22:01:14 +05:30
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineInstr.cpp [CodeGen] Increase the size of a SmallVector 2019-11-15 11:32:11 +00:00
MachineInstrBundle.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
MachineLICM.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopUtils.cpp
MachineModuleInfo.cpp [AIX] Lowering jump table, constant pool and block address in asm 2019-11-20 10:27:15 -05:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [Alignment][NFC] Finish transition for Loads 2019-10-21 15:10:26 +00:00
MachineOptimizationRemarkEmitter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineOutliner.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachinePipeliner.cpp [Pipeliner] Fix an assertion caused by iterator invalidation. 2019-11-14 13:08:06 -06:00
MachinePostDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegionInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegisterInfo.cpp
MachineScheduler.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineSink.cpp [DebugInfo] Don't create multiple DBG_VALUEs when sinking 2019-12-05 15:52:20 +00:00
MachineSizeOpts.cpp [PGO][PGSO] Add an optional query type parameter to shouldOptimizeForSize. 2019-12-02 13:54:13 -08:00
MachineSSAUpdater.cpp MachineSSAUpdater: insert IMPLICIT_DEF at top of basic block 2019-10-08 12:46:20 +00:00
MachineTraceMetrics.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineVerifier.cpp [MCRegInfo] Add forward sub and super register iterators. (NFC) 2019-12-05 09:29:26 +00:00
MacroFusion.cpp [MacroFusion] Limit the max fused number as 2 to reduce the dependency 2019-12-04 05:05:35 +00:00
MIRCanonicalizerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRNamerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRPrinter.cpp [MIR] Add MIR parsing for heap alloc site instruction markers 2019-11-05 12:57:45 -08:00
MIRPrintingPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MIRVRegNamerUtils.cpp [MirNamer][Canonicalizer]: Perform instruction semantic based renaming 2019-11-15 08:38:54 -08:00
MIRVRegNamerUtils.h [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
ModuloSchedule.cpp [ModuloSchedule] Fix a bug in experimental expander 2019-11-23 16:01:47 -08:00
NonRelocatableStringpool.cpp [Dsymutil][NFC] Move NonRelocatableStringpool into common CodeGen folder. 2019-12-06 10:02:27 +03:00
OptimizePHIs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ParallelCG.cpp Move CodeGenFileType enum to Support/CodeGen.h 2019-11-13 16:39:34 -08:00
PatchableFunction.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PeepholeOptimizer.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PHIElimination.cpp
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp Replace wrongly deleted header banner, fix formatting 2019-11-14 10:21:42 -08:00
PostRASchedulerList.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PreISelIntrinsicLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ProcessImplicitDefs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PrologEpilogInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PseudoSourceValue.cpp
ReachingDefAnalysis.cpp [ARM][ReachingDefs] Remove dead code in loloops. 2019-11-26 10:27:46 +00:00
README.txt
RegAllocBase.cpp
RegAllocBase.h
RegAllocBasic.cpp
RegAllocFast.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
RegAllocGreedy.cpp [RAGreedy] Enable -consider-local-interval-cost for AArch64 2019-11-08 10:20:28 +00:00
RegAllocPBQP.cpp
RegisterClassInfo.cpp
RegisterCoalescer.cpp [RegisterCoalescer] Fix the creation of subranges when rematerialization is used 2019-12-05 16:32:30 -08:00
RegisterCoalescer.h
RegisterPressure.cpp
RegisterScavenging.cpp [MCRegInfo] Add forward sub and super register iterators. (NFC) 2019-12-05 09:29:26 +00:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp Reland [AArch64][DebugInfo] Do not recompute CalleeSavedStackSize (Take 2) 2019-10-29 16:13:07 +00:00
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ResetMachineFunctionPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SafeStack.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SafeStackColoring.cpp
SafeStackColoring.h
SafeStackLayout.cpp
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp Prune Analysis includes from SelectionDAG.h 2019-10-19 01:07:48 +00:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ShrinkWrap.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SjLjEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SlotIndexes.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
Spiller.h
SpillPlacement.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SpillPlacement.h
SplitKit.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
SplitKit.h Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
StackColoring.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackMapLivenessAnalysis.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackMaps.cpp Fix operator precedence warning. NFC. 2019-11-09 17:03:21 +00:00
StackProtector.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackSlotColoring.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SwiftErrorValueTracking.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
SwitchLoweringUtils.cpp [PGO][PGSO] TargetLowering/TargetTransformationInfo/SwitchLoweringUtils part. 2019-10-31 13:22:56 -07:00
TailDuplication.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
TailDuplicator.cpp
TargetFrameLoweringImpl.cpp Reland [AArch64][DebugInfo] Do not recompute CalleeSavedStackSize (Take 2) 2019-10-29 16:13:07 +00:00
TargetInstrInfo.cpp [DebugInfo] Describe size of spilled values in call site params 2019-11-19 12:03:52 -08:00
TargetLoweringBase.cpp [Codegen][ARM] Add addressing modes from masked loads and stores 2019-11-26 16:21:01 +00:00
TargetLoweringObjectFileImpl.cpp Revert "[Coverage] Revise format to reduce binary size" 2019-12-04 10:35:14 -08:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp TargetPassConfig: const char * -> const char [] 2019-11-26 11:25:00 -08:00
TargetRegisterInfo.cpp
TargetSchedule.cpp
TargetSubtargetInfo.cpp [Scheduling][ARM] Consistently enable PostRA Machine scheduling 2019-11-05 10:44:55 +00:00
TwoAddressInstructionPass.cpp
TypePromotion.cpp [ARM] Enable TypePromotion by default 2019-12-05 14:21:11 +00:00
UnreachableBlockElim.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ValueTypes.cpp [NFC] Use default case in EVT::getEVTString 2019-12-04 11:06:49 +00:00
VirtRegMap.cpp
WasmEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
WinEHPrepare.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
XRayInstrumentation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.