mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 20:23:11 +01:00
e0801b07e0
target machine from those that are only needed by codegen. The goal is to sink the essential target description into MC layer so we can start building MC based tools without needing to link in the entire codegen. First step is to refactor TargetRegisterInfo. This patch added a base class MCRegisterInfo which TargetRegisterInfo is derived from. Changed TableGen to separate register description from the rest of the stuff. llvm-svn: 133782
27 lines
986 B
Makefile
27 lines
986 B
Makefile
##===- lib/Target/ARM/Makefile -----------------------------*- Makefile -*-===##
|
|
#
|
|
# The LLVM Compiler Infrastructure
|
|
#
|
|
# This file is distributed under the University of Illinois Open Source
|
|
# License. See LICENSE.TXT for details.
|
|
#
|
|
##===----------------------------------------------------------------------===##
|
|
|
|
LEVEL = ../../..
|
|
LIBRARYNAME = LLVMARMCodeGen
|
|
TARGET = ARM
|
|
|
|
# Make sure that tblgen is run, first thing.
|
|
BUILT_SOURCES = ARMGenRegisterNames.inc ARMGenRegisterDesc.inc \
|
|
ARMGenRegisterInfo.h.inc ARMGenRegisterInfo.inc \
|
|
ARMGenInstrNames.inc ARMGenInstrInfo.inc \
|
|
ARMGenAsmWriter.inc ARMGenAsmMatcher.inc \
|
|
ARMGenDAGISel.inc ARMGenSubtarget.inc \
|
|
ARMGenCodeEmitter.inc ARMGenCallingConv.inc \
|
|
ARMGenDecoderTables.inc ARMGenEDInfo.inc \
|
|
ARMGenFastISel.inc ARMGenMCCodeEmitter.inc
|
|
|
|
DIRS = InstPrinter AsmParser Disassembler TargetInfo
|
|
|
|
include $(LEVEL)/Makefile.common
|