1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 11:13:28 +01:00
llvm-mirror/lib/CodeGen
Matt Arsenault 6d0accb5a3 DAG: Fix vector widening fcanonicalize
llvm-svn: 338715
2018-08-02 13:43:53 +00:00
..
AsmPrinter [AArch64] DWARF: do not generate AT_location for thread local 2018-08-01 23:46:49 +00:00
GlobalISel [GlobalISel] Rewrite CallLowering::lowerReturn to accept multiple VRegs per Value 2018-08-02 08:33:31 +00:00
MIRParser CodeGen: Cleanup regmask construction; NFC 2018-07-26 00:27:47 +00:00
SelectionDAG DAG: Fix vector widening fcanonicalize 2018-08-02 13:43:53 +00:00
AggressiveAntiDepBreaker.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
AllocationOrder.h
Analysis.cpp Change ambiguous uses of term 'funclet' to 'EH scopes'. NFC. 2018-06-01 00:03:21 +00:00
AntiDepBreaker.h Remove trailing space 2018-07-30 19:41:25 +00:00
AtomicExpandPass.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Initialize LiveRegs once in BranchFolder::mergeCommonTails 2018-06-22 16:38:38 +00:00
BranchFolding.h [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
BranchRelaxation.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
BreakFalseDeps.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
BuiltinGCs.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
CalcSpillWeights.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
CallingConvLower.cpp
CFIInstrInserter.cpp Use iteration instead of recursion in CFIInserter 2018-05-11 15:54:46 +00:00
CMakeLists.txt [WebAssembly] Add Wasm exception handling prepare pass 2018-05-31 22:02:34 +00:00
CodeGen.cpp RegUsageInfo: Cleanup; NFC 2018-07-26 00:27:51 +00:00
CodeGenPrepare.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
CriticalAntiDepBreaker.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
DetectDeadLanes.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
DFAPacketizer.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
DwarfEHPrepare.cpp Move Analysis/Utils/Local.h back to Transforms 2018-06-04 21:23:21 +00:00
EarlyIfConversion.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
EdgeBundles.cpp
ExecutionDomainFix.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
ExpandISelPseudos.cpp
ExpandMemCmp.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
ExpandPostRAPseudos.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
ExpandReductions.cpp
FaultMaps.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
FEntryInserter.cpp
FuncletLayout.cpp Change ambiguous uses of term 'funclet' to 'EH scopes'. NFC. 2018-06-01 00:03:21 +00:00
GCMetadata.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
GCMetadataPrinter.cpp
GCRootLowering.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
GCStrategy.cpp
GlobalMerge.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
IfConversion.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
ImplicitNullChecks.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
IndirectBrExpandPass.cpp
InlineSpiller.cpp Revert change 335077 "[InlineSpiller] Fix a crash due to lack of forward progress from remat specifically for STATEPOINT" 2018-06-25 12:58:13 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
IntrinsicLowering.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
LatencyPriorityQueue.cpp IWYU for llvm-config.h in llvm, additions. 2018-04-30 14:59:11 +00:00
LazyMachineBlockFrequencyInfo.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
LexicalScopes.cpp IWYU for llvm-config.h in llvm, additions. 2018-04-30 14:59:11 +00:00
LiveDebugValues.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
LiveDebugVariables.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
LiveDebugVariables.h
LiveInterval.cpp IWYU for llvm-config.h in llvm, additions. 2018-04-30 14:59:11 +00:00
LiveIntervals.cpp Silence "unused variable" warning in LiveIntervals.cpp after r335607 2018-06-26 14:55:04 +00:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp Remove \brief commands from doxygen comments. 2018-05-01 15:54:18 +00:00
LiveRangeCalc.cpp Account for undef values from predecessors in extendSegmentsToUses 2018-06-26 14:37:16 +00:00
LiveRangeCalc.h [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
LiveRangeEdit.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
LiveRangeShrink.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
LiveRangeUtils.h
LiveRegMatrix.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
LiveRegUnits.cpp [CodeGen] Avoid handling DBG_VALUE in LiveRegUnits::stepBackward 2018-06-21 13:38:43 +00:00
LiveStacks.cpp
LiveVariables.cpp [DebugInfo] Examine all uses of isDebugValue() for debug instructions. 2018-05-09 02:42:00 +00:00
LLVMBuild.txt
LLVMTargetMachine.cpp CodeGen: Add a dwo output file argument to addPassesToEmitFile and hook it up to dwo output. 2018-05-21 20:16:41 +00:00
LocalStackSlotAllocation.cpp CodeGen: Remove pipeline dependencies on StackProtector; NFC 2018-07-13 00:08:38 +00:00
LoopTraversal.cpp
LowerEmuTLS.cpp
LowLevelType.cpp
MachineBasicBlock.cpp [SLH] Introduce a new pass to do Speculative Load Hardening to mitigate 2018-07-13 11:13:58 +00:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
MachineBranchProbabilityInfo.cpp
MachineCombiner.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
MachineCopyPropagation.cpp [CodeGen] Ignore debug uses in MachineCopyPropagation 2018-07-11 13:30:27 +00:00
MachineCSE.cpp [MIR][MachineCSE] Implementing proper MachineInstr::getNumExplicitDefs() 2018-06-12 18:30:37 +00:00
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
MachineFunction.cpp CodeGen: Cleanup regmask construction; NFC 2018-07-26 00:27:47 +00:00
MachineFunctionPass.cpp CodeGen: Remove pipeline dependencies on StackProtector; NFC 2018-07-13 00:08:38 +00:00
MachineFunctionPrinterPass.cpp
MachineInstr.cpp [DebugInfo] Make sure all DBG_VALUEs' reguse operands have IsDebug property 2018-06-21 10:03:34 +00:00
MachineInstrBundle.cpp
MachineLICM.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
MachineLoopInfo.cpp IWYU for llvm-config.h in llvm, additions. 2018-04-30 14:59:11 +00:00
MachineModuleInfo.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [ADT] Make escaping fn conform to coding guidelines 2018-05-31 17:01:42 +00:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp [MachineOutliner] Clean up subtarget handling. 2018-08-01 00:37:20 +00:00
MachinePassRegistry.cpp
MachinePipeliner.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
MachinePostDominators.cpp
MachineRegionInfo.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
MachineRegisterInfo.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MachineScheduler.cpp [NFC] fix trivial typos in comments 2018-06-20 05:29:26 +00:00
MachineSink.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MachineSSAUpdater.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MachineTraceMetrics.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MachineVerifier.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
MacroFusion.cpp MacroFusion: Fix macro fusion with ExitSU failing in top-down scheduling 2018-07-26 17:43:56 +00:00
MIRCanonicalizerPass.cpp [llvm] Change 2 instances of std::sort to llvm::sort 2018-07-16 17:26:37 +00:00
MIRPrinter.cpp MachineInst support mapping SDNode fast math flags for support in Back End code generation 2018-05-03 00:07:56 +00:00
MIRPrintingPass.cpp
OptimizePHIs.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
ParallelCG.cpp CodeGen: Add a dwo output file argument to addPassesToEmitFile and hook it up to dwo output. 2018-05-21 20:16:41 +00:00
PatchableFunction.cpp [DebugInfo] Convert intrinsic llvm.dbg.label to MachineInstr. 2018-05-09 02:41:08 +00:00
PeepholeOptimizer.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
PHIElimination.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
PreISelIntrinsicLowering.cpp
ProcessImplicitDefs.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
PrologEpilogInserter.cpp CodeGen: Remove pipeline dependencies on StackProtector; NFC 2018-07-13 00:08:38 +00:00
PseudoSourceValue.cpp
ReachingDefAnalysis.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
README.txt
RegAllocBase.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
RegAllocBase.h
RegAllocBasic.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
RegAllocFast.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
RegAllocGreedy.cpp [RegAlloc][NFC] Fix the help string of the option "huge-size-for-split". 2018-07-18 16:56:33 +00:00
RegAllocPBQP.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
RegisterClassInfo.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
RegisterCoalescer.cpp [RegisterCoalescer] Fixed inconsistent followCopyChain with subreg 2018-07-26 21:27:34 +00:00
RegisterCoalescer.h
RegisterPressure.cpp [DebugInfo] Examine all uses of isDebugValue() for debug instructions. 2018-05-09 02:42:00 +00:00
RegisterScavenging.cpp [RegisterScavenger] Fix debug print 2018-07-30 08:17:00 +00:00
RegisterUsageInfo.cpp RegUsageInfo: Cleanup; NFC 2018-07-26 00:27:51 +00:00
RegUsageInfoCollector.cpp RegUsageInfo: Cleanup; NFC 2018-07-26 00:27:51 +00:00
RegUsageInfoPropagate.cpp RegUsageInfo: Cleanup; NFC 2018-07-26 00:27:51 +00:00
RenameIndependentSubregs.cpp RenameIndependentSubregs: Fix handling of undef tied operands 2018-07-09 20:07:03 +00:00
ResetMachineFunctionPass.cpp CodeGen: Remove pipeline dependencies on StackProtector; NFC 2018-07-13 00:08:38 +00:00
SafeStack.cpp Move Analysis/Utils/Local.h back to Transforms 2018-06-04 21:23:21 +00:00
SafeStackColoring.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
SafeStackColoring.h
SafeStackLayout.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp [CodeGen] Do not allow opt-bisect-limit to skip ScalarizeMaskedMemIntrin. 2018-04-24 09:24:29 +00:00
ScheduleDAG.cpp IWYU for llvm-config.h in llvm, additions. 2018-04-30 14:59:11 +00:00
ScheduleDAGInstrs.cpp [ScheduleDAGInstrs / buildSchedGraph] Clear subregister entries also. 2018-05-24 08:38:06 +00:00
ScheduleDAGPrinter.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
ScoreboardHazardRecognizer.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
ShadowStackGCLowering.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
ShrinkWrap.cpp [ShrinkWrap] Add optimization remarks to the shrink-wrapping pass 2018-06-05 00:27:24 +00:00
SjLjEHPrepare.cpp Move Analysis/Utils/Local.h back to Transforms 2018-06-04 21:23:21 +00:00
SlotIndexes.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
Spiller.h
SpillPlacement.cpp Remove \brief commands from doxygen comments. 2018-05-01 15:54:18 +00:00
SpillPlacement.h
SplitKit.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
SplitKit.h Remove trailing space 2018-07-30 19:41:25 +00:00
StackColoring.cpp [CodeGen] Fix inconsistent declaration parameter name 2018-07-16 18:51:40 +00:00
StackMapLivenessAnalysis.cpp CodeGen: Cleanup regmask construction; NFC 2018-07-26 00:27:47 +00:00
StackMaps.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
StackProtector.cpp CodeGen: Remove pipeline dependencies on StackProtector; NFC 2018-07-13 00:08:38 +00:00
StackSlotColoring.cpp StackSlotColoring: Decide colors per stack ID 2018-06-25 16:05:55 +00:00
TailDuplication.cpp
TailDuplicator.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
TargetFrameLoweringImpl.cpp Correct dwarf unwind information in function epilogue 2018-04-24 10:32:08 +00:00
TargetInstrInfo.cpp [CodeGen] Use RegUnits to track register aliases (NFC) 2018-04-27 18:44:37 +00:00
TargetLoweringBase.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
TargetLoweringObjectFileImpl.cpp Simplify selectELFSectionForGlobal by pulling out the entry size 2018-08-01 01:29:30 +00:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
TargetRegisterInfo.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
TargetSchedule.cpp [CodeGen] assume max/default throughput for unspecified instructions 2018-06-05 23:34:45 +00:00
TargetSubtargetInfo.cpp [CodeGen] assume max/default throughput for unspecified instructions 2018-06-05 23:34:45 +00:00
TwoAddressInstructionPass.cpp Rename DEBUG macro to LLVM_DEBUG. 2018-05-14 12:53:11 +00:00
UnreachableBlockElim.cpp
ValueTypes.cpp
VirtRegMap.cpp Re-apply "[VirtRegRewriter] Avoid clobbering registers when expanding copy bundles" 2018-06-14 19:24:03 +00:00
WasmEHPrepare.cpp [WebAssembly] Add WasmEHFuncInfo for unwind destination information 2018-06-19 00:26:39 +00:00
WinEHPrepare.cpp Remove trailing space 2018-07-30 19:41:25 +00:00
XRayInstrumentation.cpp

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side 
effects).  Once this is in place, it would be even better to have tblgen 
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.