1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-10-24 13:33:37 +02:00
llvm-mirror/test/CodeGen/AArch64/GlobalISel/select-br.mir
Ahmed Bougacha 51e286b359 [GlobalISel][AArch64] Split out select tests. NFC.
The test has grown enough to be annoying to navigate.
While there, Remove unnecessary RUNs, and cleanup a couple comments.

llvm-svn: 297856
2017-03-15 16:29:37 +00:00

72 lines
1.3 KiB
YAML

# RUN: llc -mtriple=aarch64-- -run-pass=instruction-select -verify-machineinstrs -global-isel %s -o - | FileCheck %s
--- |
target datalayout = "e-m:o-i64:64-i128:128-n32:64-S128"
define void @unconditional_br() { ret void }
define void @conditional_br() { ret void }
define void @indirect_br() { ret void }
...
---
# CHECK-LABEL: name: unconditional_br
name: unconditional_br
legalized: true
regBankSelected: true
# CHECK: body:
# CHECK: bb.0:
# CHECK: successors: %bb.0
# CHECK: B %bb.0
body: |
bb.0:
successors: %bb.0
G_BR %bb.0
...
---
# CHECK-LABEL: name: conditional_br
name: conditional_br
legalized: true
regBankSelected: true
registers:
- { id: 0, class: gpr }
# CHECK: body:
# CHECK: bb.0:
# CHECK: TBNZW %0, 0, %bb.1
# CHECK: B %bb.0
body: |
bb.0:
successors: %bb.0, %bb.1
%0(s1) = COPY %w0
G_BRCOND %0(s1), %bb.1
G_BR %bb.0
bb.1:
...
---
# CHECK-LABEL: name: indirect_br
name: indirect_br
legalized: true
regBankSelected: true
registers:
- { id: 0, class: gpr }
# CHECK: body:
# CHECK: bb.0:
# CHECK: %0 = COPY %x0
# CHECK: BR %0
body: |
bb.0:
successors: %bb.0, %bb.1
%0(p0) = COPY %x0
G_BRINDIRECT %0(p0)
bb.1:
...