mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-01-31 20:51:52 +01:00
38e5713f51
Summary: This avoids needing an isel pattern for each condition code. And it removes translation switches for converting between Jcc instructions and condition codes. Now the printer, encoder and disassembler take care of converting the immediate. We use InstAliases to handle the assembly matching. But we print using the asm string in the instruction definition. The instruction itself is marked IsCodeGenOnly=1 to hide it from the assembly parser. Reviewers: spatel, lebedev.ri, courbet, gchatelet, RKSimon Reviewed By: RKSimon Subscribers: MatzeB, qcolombet, eraman, hiraditya, arphaman, llvm-commits Tags: #llvm Differential Revision: https://reviews.llvm.org/D60228 llvm-svn: 357802
74 lines
1.3 KiB
YAML
74 lines
1.3 KiB
YAML
# RUN: llc -march=x86-64 -run-pass none -o - %s | FileCheck %s
|
|
# This test ensures that the MIR parser parses machine basic block operands.
|
|
|
|
--- |
|
|
|
|
define i32 @foo(i32* %p) {
|
|
entry:
|
|
%a = load i32, i32* %p
|
|
%0 = icmp sle i32 %a, 10
|
|
br i1 %0, label %less, label %exit
|
|
|
|
less:
|
|
ret i32 0
|
|
|
|
exit:
|
|
ret i32 %a
|
|
}
|
|
|
|
define i32 @bar(i32* %p) {
|
|
entry:
|
|
%a = load i32, i32* %p
|
|
%b = icmp sle i32 %a, 10
|
|
br i1 %b, label %0, label %1
|
|
|
|
; <label>:0
|
|
ret i32 0
|
|
|
|
; <label>:1
|
|
ret i32 %a
|
|
}
|
|
|
|
...
|
|
---
|
|
# CHECK: name: foo
|
|
name: foo
|
|
body: |
|
|
; CHECK: bb.0.entry
|
|
bb.0.entry:
|
|
successors: %bb.1, %bb.2
|
|
|
|
$eax = MOV32rm $rdi, 1, _, 0, _
|
|
; CHECK: CMP32ri8 $eax, 10
|
|
; CHECK-NEXT: JCC_1 %bb.2, 15
|
|
CMP32ri8 $eax, 10, implicit-def $eflags
|
|
JCC_1 %bb.2, 15, implicit $eflags
|
|
; CHECK: bb.1.less:
|
|
|
|
bb.1.less:
|
|
$eax = MOV32r0 implicit-def $eflags
|
|
|
|
bb.2.exit:
|
|
RETQ $eax
|
|
...
|
|
---
|
|
# CHECK: name: bar
|
|
name: bar
|
|
body: |
|
|
; CHECK: bb.0.entry:
|
|
bb.0.entry:
|
|
successors: %bb.1, %bb.3
|
|
|
|
$eax = MOV32rm $rdi, 1, _, 0, _
|
|
; CHECK: CMP32ri8 $eax, 10
|
|
; CHECK-NEXT: JCC_1 %bb.2, 15
|
|
CMP32ri8 $eax, 10, implicit-def $eflags
|
|
JCC_1 %bb.3, 15, implicit $eflags
|
|
|
|
bb.1:
|
|
$eax = MOV32r0 implicit-def $eflags
|
|
|
|
bb.3:
|
|
RETQ $eax
|
|
...
|