1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 03:02:36 +01:00
llvm-mirror/test/CodeGen/PowerPC/ftrunc-legalize.ll
Sanjay Patel 67b43d983f [SelectionDAG] soften assertion when legalizing narrow vector FP ops
The test based on PR42010:
https://bugs.llvm.org/show_bug.cgi?id=42010
...may show an inaccuracy for PPC's target defs, but we should not
be so aggressive with an assert here. There's no telling what out-of-tree
targets look like.

llvm-svn: 361696
2019-05-25 13:48:07 +00:00

25 lines
792 B
LLVM

; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=powerpc64-- -mattr=altivec -verify-machineinstrs < %s | FileCheck %s
; This would assert because the widened vector op is
; legal/custom, but the scalar op is expanded.
define i32 @PR42010(<2 x float> %x) {
; CHECK-LABEL: PR42010:
; CHECK: # %bb.0:
; CHECK-NEXT: addi 3, 1, -32
; CHECK-NEXT: vrfiz 2, 2
; CHECK-NEXT: stvx 2, 0, 3
; CHECK-NEXT: lfs 0, -28(1)
; CHECK-NEXT: fctiwz 0, 0
; CHECK-NEXT: stfd 0, -8(1)
; CHECK-NEXT: lwz 3, -4(1)
; CHECK-NEXT: blr
%t0 = call <2 x float> @llvm.trunc.v2f32(<2 x float> %x)
%t1 = extractelement <2 x float> %t0, i32 1
%t2 = fptosi float %t1 to i32
ret i32 %t2
}
declare <2 x float> @llvm.trunc.v2f32(<2 x float>)