mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-28 06:22:51 +01:00
efb5d2ce6e
subreg form on x86-64, to avoid the problem with x86-32 having GPRs that don't have 8-bit subregs. Also, change several 16-bit instructions to use equivalent 32-bit instructions. These have a smaller encoding and avoid partial-register updates. llvm-svn: 54223
14 lines
395 B
LLVM
14 lines
395 B
LLVM
; RUN: llvm-as < %s | llc -march=x86 | not grep and
|
|
|
|
; These tests differ from the ones in zext-inreg-0.ll in that
|
|
; on x86-64 they do require and instructions.
|
|
|
|
; These should use movzbl instead of 'and 255'.
|
|
; This related to not having ZERO_EXTEND_REG node.
|
|
|
|
define i64 @h(i64 %d) nounwind {
|
|
%e = add i64 %d, 1
|
|
%retval = and i64 %e, 281474976710655
|
|
ret i64 %retval
|
|
}
|