1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 11:13:28 +01:00
llvm-mirror/lib/CodeGen
2020-10-10 19:42:24 -05:00
..
AsmPrinter [DebugInfo] Support for DWARF attribute DW_AT_rank 2020-10-10 17:51:12 +05:30
GlobalISel [GlobalISel] Add missing pass dependencies for IRTranslator 2020-10-08 13:57:21 -07:00
LiveDebugValues LiveDebugValues: Fix typos and indentation 2020-09-30 10:35:25 -04:00
MIRParser [NFC] Reformat MILexer.cpp:getIdentifierKind 2020-10-09 15:21:24 +00:00
SelectionDAG [SDAG] Remember to set UndefElts in isSplatValue for SPLAT_VECTOR 2020-10-10 19:42:24 -05:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp [NFC][regalloc] Unit test for AllocationOrder iteration. 2020-09-29 10:48:07 -07:00
AllocationOrder.h [NFC][regalloc] Separate iteration from AllocationOrder 2020-10-05 16:13:18 -07:00
Analysis.cpp
AtomicExpandPass.cpp
BasicBlockSections.cpp Introduce and use a new section type for the bb_addr_map section. 2020-10-08 11:13:19 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Fix some clang-tidy bugprone-argument-comment issues 2020-09-19 20:41:25 -07:00
BranchFolding.h Fix some clang-tidy bugprone-argument-comment issues 2020-09-19 20:41:25 -07:00
BranchRelaxation.cpp [AArch64] Enable implicit null check transformation 2020-09-17 16:00:19 -07:00
BreakFalseDeps.cpp [NFC][MC] Type uses of MCRegUnitIterator as MCRegister 2020-10-06 12:09:56 -07:00
BuiltinGCs.cpp
CalcSpillWeights.cpp [NFC][Regalloc] VirtRegAuxInfo::Hint does not need to be a field 2020-10-09 13:42:23 -07:00
CallingConvLower.cpp Cleanup CodeGen/CallingConvLower.cpp 2020-10-05 14:47:46 -07:00
CFGuardLongjmp.cpp
CFIInstrInserter.cpp
CMakeLists.txt Revert "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" 2020-09-11 18:52:32 -07:00
CodeGen.cpp
CodeGenPrepare.cpp [CGP] Limit converting phi types to simple loads and stores 2020-09-14 12:08:34 +01:00
CommandFlags.cpp [AIX] add new option -mignore-xcoff-visibility 2020-10-08 09:34:58 -04:00
CriticalAntiDepBreaker.cpp
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp
DetectDeadLanes.cpp
DFAPacketizer.cpp
DwarfEHPrepare.cpp
EarlyIfConversion.cpp [NFC][MC] Type uses of MCRegUnitIterator as MCRegister 2020-10-06 12:09:56 -07:00
EdgeBundles.cpp
ExecutionDomainFix.cpp
ExpandMemCmp.cpp
ExpandPostRAPseudos.cpp
ExpandReductions.cpp [llvm][mlir] Promote the experimental reduction intrinsics to be first class intrinsics. 2020-10-07 10:36:44 -07:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [Statepoints] Change statepoint machine instr format to better suit VReg lowering. 2020-10-06 17:40:29 +07:00
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp
GCStrategy.cpp
GlobalMerge.cpp [SVE][CodeGen] Replace use of TypeSize operator< in GlobalMerge::doMerge 2020-10-01 14:06:59 +01:00
HardwareLoops.cpp [LoopInfo] empty() -> isInnermost(), add isOutermost() 2020-09-22 23:28:51 +03:00
IfConversion.cpp
ImplicitNullChecks.cpp Remove unused variables 2020-10-07 18:30:12 -07:00
IndirectBrExpandPass.cpp
InlineSpiller.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
InterferenceCache.cpp [NFC][regalloc] Use MCRegister instead of unsigned in InterferenceCache 2020-10-07 14:48:43 -07:00
InterferenceCache.h [NFC][regalloc] Use MCRegister instead of unsigned in InterferenceCache 2020-10-07 14:48:43 -07:00
InterleavedAccessPass.cpp
InterleavedLoadCombinePass.cpp
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp
LiveDebugVariables.cpp LiveDebugVariables.cpp - remove unnecessary Compiler.h include. NFCI. 2020-09-17 15:06:02 +01:00
LiveDebugVariables.h [LiveDebugVariables] Delete unneeded doInitialization 2020-09-04 13:27:42 -07:00
LiveInterval.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervalCalc.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervals.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
LiveIntervalUnion.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LivePhysRegs.cpp
LiveRangeCalc.cpp
LiveRangeEdit.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
LiveRangeShrink.cpp
LiveRangeUtils.h
LiveRegMatrix.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveRegUnits.cpp LiveRegUnits.h - reduce MachineRegisterInfo.h include. NFC. 2020-09-08 17:27:00 +01:00
LiveStacks.cpp
LiveVariables.cpp
LLVMBuild.txt
LLVMTargetMachine.cpp Revert "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" 2020-09-11 18:52:32 -07:00
LocalStackSlotAllocation.cpp LocalStackSlotAllocation: Swap order of check 2020-09-16 12:56:40 -04:00
LoopTraversal.cpp
LowerEmuTLS.cpp LowerEmuTLS.cpp - remove unused TargetLowering.h include. NFC. 2020-09-03 14:40:09 +01:00
LowLevelType.cpp [GISel] Add new combines for unary FP instrs with constant operand 2020-09-16 10:34:15 -07:00
MachineBasicBlock.cpp [MCRegister] Simplify isStackSlot & isPhysicalRegister and delete isPhysical. NFC 2020-10-08 22:08:33 -07:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp [MBFIWrapper] Add a new function getBlockProfileCount 2020-09-23 09:31:45 -07:00
MachineBranchProbabilityInfo.cpp
MachineCombiner.cpp
MachineCopyPropagation.cpp [MachineCopyPropagation] In isNopCopy, check the destination registers match in addition to the source registers. 2020-09-01 12:44:32 -07:00
MachineCSE.cpp MachineCSE.cpp - use auto const& iterators in for-range loops to avoid copies. NFCI. 2020-09-26 14:31:57 +01:00
MachineDebugify.cpp
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp
MachineFunction.cpp Fix some clang-tidy bugprone-argument-comment issues 2020-09-19 20:41:25 -07:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineFunctionSplitter.cpp [llvm][CodeGen] Machine Function Splitter 2020-08-28 11:10:14 -07:00
MachineInstr.cpp [MachineInstr] exclude call instruction in mayAlias 2020-10-07 00:12:21 -04:00
MachineInstrBundle.cpp
MachineLICM.cpp Disable hoisting MI to hotter basic blocks when using pgo 2020-09-17 14:17:00 -05:00
MachineLoopInfo.cpp
MachineLoopUtils.cpp
MachineModuleInfo.cpp
MachineModuleInfoImpls.cpp
MachineOperand.cpp [MCRegister] Simplify isStackSlot & isPhysicalRegister and delete isPhysical. NFC 2020-10-08 22:08:33 -07:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp LiveRegUnits.h - reduce MachineRegisterInfo.h include. NFC. 2020-09-08 17:27:00 +01:00
MachinePassManager.cpp [NewPM][PassInstrumentation] Add PreservedAnalyses parameter to AfterPass* callbacks 2020-08-21 16:10:42 +07:00
MachinePipeliner.cpp [MachinePipeliner] Fix II_setByPragma initialization 2020-09-09 13:38:35 +00:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp
MachineScheduler.cpp [CodeGen][MachineSched] Fixup function name typo. NFC 2020-10-05 12:43:50 -07:00
MachineSink.cpp [Machinesink] add one more profitable loop related pattern 2020-09-26 21:02:21 -04:00
MachineSizeOpts.cpp
MachineSSAUpdater.cpp MachineSSAUpdater: Allow initialization with just a register class 2020-08-21 23:04:35 +02:00
MachineStableHash.cpp MachineStableHash.h - remove MachineInstr.h include. NFC. 2020-09-07 13:33:48 +01:00
MachineStripDebug.cpp
MachineTraceMetrics.cpp
MachineVerifier.cpp [GlobalISel] Add G_VECREDUCE_* opcodes for vector reductions. 2020-10-08 10:33:19 -07:00
MacroFusion.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
MBFIWrapper.cpp [MBFIWrapper] Add a new function getBlockProfileCount 2020-09-23 09:31:45 -07:00
MIRCanonicalizerPass.cpp
MIRNamerPass.cpp
MIRPrinter.cpp
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp [MIRVRegNamer] Experimental MachineInstr stable hashing (Fowler-Noll-Vo) 2020-09-03 16:13:09 -04:00
MIRVRegNamerUtils.h
ModuloSchedule.cpp ModuloSchedule.cpp - remove unnecessary includes. NFCI. 2020-09-17 16:47:48 +01:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp
PatchableFunction.cpp
PeepholeOptimizer.cpp Improve 723fea23079f9c85800e5cdc90a75414af182bfd - Silence 'warning: unused variable' when compiling with Clang 10.0 2020-09-24 09:07:22 -04:00
PHIElimination.cpp
PHIEliminationUtils.cpp PR47468: Fix findPHICopyInsertPoint, so that copies aren't incorrectly inserted after an INLINEASM_BR. 2020-09-18 14:14:04 -04:00
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
PreISelIntrinsicLowering.cpp
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp
PseudoSourceValue.cpp
RDFGraph.cpp
RDFLiveness.cpp Use properlyDominates in RDFLiveness when sorting on dominance. 2020-08-26 15:16:40 -07:00
RDFRegisters.cpp
ReachingDefAnalysis.cpp [ARM] Attempt to make Tail predication / RDA more resilient to empty blocks 2020-10-10 14:50:25 +01:00
README.txt
RegAllocBase.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
RegAllocBase.h
RegAllocBasic.cpp [NFC][regalloc] Separate iteration from AllocationOrder 2020-10-05 16:13:18 -07:00
RegAllocFast.cpp RegAllocFast: Add extra DBG_VALUE for live out spills 2020-09-30 10:35:25 -04:00
RegAllocGreedy.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
RegAllocPBQP.cpp [NFC][regalloc] Model weight normalization as a virtual 2020-10-05 11:33:07 -07:00
RegisterClassInfo.cpp
RegisterCoalescer.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
RegisterCoalescer.h [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
RegisterPressure.cpp
RegisterScavenging.cpp [RegisterScavenging] Delete dead function unprocess(). 2020-08-27 13:19:32 -07:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
ResetMachineFunctionPass.cpp
SafeStack.cpp
SafeStackLayout.cpp SafeStackLayout.cpp - remove unnecessary StackLifetime.h include. NFCI. 2020-09-17 14:56:46 +01:00
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp [llvm][CodeGen] Do not scalarize llvm.masked.[gather|scatter] operating on scalable vectors. 2020-09-16 16:00:28 +00:00
ScheduleDAG.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
ScheduleDAGInstrs.cpp Revert "[NFC][ScheduleDAG] Remove unused EntrySU SUnit" 2020-09-21 13:33:05 +02:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp
SjLjEHPrepare.cpp
SlotIndexes.cpp
SpillPlacement.cpp SpillPlacement.cpp - remove unnecessary includes. NFCI. 2020-09-15 12:18:24 +01:00
SpillPlacement.h
SplitKit.cpp [SplitKit] Cope with no live subranges in defFromParent 2020-09-30 10:16:25 +01:00
SplitKit.h [SplitKit] In addDeadDef tolerate parent range that defines more lanes 2020-09-25 11:31:56 +01:00
StackColoring.cpp
StackMapLivenessAnalysis.cpp
StackMaps.cpp Silence -Wunused-variable in NDEBUG mode 2020-10-06 16:02:17 +02:00
StackProtector.cpp [StackProtector] Fix crash with vararg due to not checking LocationSize validity. 2020-09-03 00:08:48 -07:00
StackSlotColoring.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
SwiftErrorValueTracking.cpp
SwitchLoweringUtils.cpp SwitchLoweringUtils.h - reduce TargetLowering.h include. NFCI. 2020-09-10 17:42:18 +01:00
TailDuplication.cpp
TailDuplicator.cpp [CodeGen][TailDuplicator] Don't duplicate blocks with INLINEASM_BR 2020-10-06 18:44:59 -07:00
TargetFrameLoweringImpl.cpp
TargetInstrInfo.cpp [Statepoint] Turn assert into check in foldPatchpoint. 2020-08-28 20:00:23 +07:00
TargetLoweringBase.cpp [SVE][CodeGen] Add new EVT/MVT getFixedSizeInBits() functions 2020-10-02 07:47:31 +01:00
TargetLoweringObjectFileImpl.cpp [XCOFF] Enable -fdata-sections on AIX 2020-10-02 00:16:24 +00:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp TargetPassConfig.cpp - use auto const& iterator in for-range loop to avoid copies. NFCI. 2020-09-21 17:17:11 +01:00
TargetRegisterInfo.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp [TwoAddressInstruction][PowerPC] Call regOverlapsSet to find out real clobbers and uses 2020-10-09 02:34:54 +00:00
TypePromotion.cpp [SVE][CodeGen] Fix implicit TypeSize->uint64_t casts in TypePromotion 2020-10-02 08:12:11 +01:00
UnreachableBlockElim.cpp
ValueTypes.cpp [VE] Add new MVT types for NEC SX Aurora VE vector 2020-10-09 12:07:41 +09:00
VirtRegMap.cpp [NFC][MC] MCRegister API typing. 2020-10-08 15:08:34 -07:00
WasmEHPrepare.cpp
WinEHPrepare.cpp
XRayInstrumentation.cpp [Attributes] Add a method to check if an Attribute has AttrKind None. Use instead of hasAttribute(Attribute::None) 2020-08-28 13:23:45 -07:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.