mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 11:13:28 +01:00
66f82ee062
Summary: fp16 (half) load+fpext and fptrunc+store isel legalization and tests. Also, ExternalSymbolSDNode operand printing (tested by fp16 lowering). Reviewed By: arsenm Differential Revision: https://reviews.llvm.org/D73899
78 lines
2.6 KiB
C++
78 lines
2.6 KiB
C++
//===-- VEMCInstLower.cpp - Convert VE MachineInstr to MCInst -------------===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file contains code to lower VE MachineInstrs to their corresponding
|
|
// MCInst records.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "MCTargetDesc/VEMCExpr.h"
|
|
#include "VE.h"
|
|
#include "llvm/CodeGen/AsmPrinter.h"
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
#include "llvm/CodeGen/MachineOperand.h"
|
|
#include "llvm/IR/Mangler.h"
|
|
#include "llvm/MC/MCAsmInfo.h"
|
|
#include "llvm/MC/MCContext.h"
|
|
#include "llvm/MC/MCExpr.h"
|
|
#include "llvm/MC/MCInst.h"
|
|
|
|
using namespace llvm;
|
|
|
|
static MCOperand LowerSymbolOperand(const MachineInstr *MI,
|
|
const MachineOperand &MO,
|
|
const MCSymbol *Symbol, AsmPrinter &AP) {
|
|
VEMCExpr::VariantKind Kind = (VEMCExpr::VariantKind)MO.getTargetFlags();
|
|
|
|
const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::create(Symbol, AP.OutContext);
|
|
const VEMCExpr *expr = VEMCExpr::create(Kind, MCSym, AP.OutContext);
|
|
return MCOperand::createExpr(expr);
|
|
}
|
|
|
|
static MCOperand LowerOperand(const MachineInstr *MI, const MachineOperand &MO,
|
|
AsmPrinter &AP) {
|
|
switch (MO.getType()) {
|
|
default:
|
|
report_fatal_error("unsupported operand type");
|
|
|
|
case MachineOperand::MO_Register:
|
|
if (MO.isImplicit())
|
|
break;
|
|
return MCOperand::createReg(MO.getReg());
|
|
|
|
case MachineOperand::MO_ExternalSymbol:
|
|
return LowerSymbolOperand(
|
|
MI, MO, AP.GetExternalSymbolSymbol(MO.getSymbolName()), AP);
|
|
case MachineOperand::MO_GlobalAddress:
|
|
return LowerSymbolOperand(MI, MO, AP.getSymbol(MO.getGlobal()), AP);
|
|
case MachineOperand::MO_Immediate:
|
|
return MCOperand::createImm(MO.getImm());
|
|
|
|
case MachineOperand::MO_MachineBasicBlock:
|
|
return LowerSymbolOperand(MI, MO, MO.getMBB()->getSymbol(), AP);
|
|
|
|
case MachineOperand::MO_RegisterMask:
|
|
break;
|
|
}
|
|
return MCOperand();
|
|
}
|
|
|
|
void llvm::LowerVEMachineInstrToMCInst(const MachineInstr *MI, MCInst &OutMI,
|
|
AsmPrinter &AP) {
|
|
OutMI.setOpcode(MI->getOpcode());
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
const MachineOperand &MO = MI->getOperand(i);
|
|
MCOperand MCOp = LowerOperand(MI, MO, AP);
|
|
|
|
if (MCOp.isValid())
|
|
OutMI.addOperand(MCOp);
|
|
}
|
|
}
|