mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 19:23:23 +01:00
c168815f4b
Summary: The -mcpu=mips16 option caused the Integrated Assembler to crash because it couldn't figure out the architecture revision number to write to the .MIPS.abiflags section. This CPU definition has been removed because, like microMIPS, MIPS16 is an ASE to a base architecture. Reviewers: vkalintiris Subscribers: rkotler, llvm-commits, dsanders Differential Revision: http://reviews.llvm.org/D13656 llvm-svn: 250407
27 lines
1015 B
LLVM
27 lines
1015 B
LLVM
; RUN: llc -mtriple=mipsel-linux-gnu -march=mipsel -mattr=mips16 -mattr=+soft-float -mips16-hard-float -relocation-model=pic -mips16-constant-islands < %s | FileCheck %s -check-prefix=b-short
|
|
|
|
; ModuleID = 'brsize3.c'
|
|
target datalayout = "E-p:32:32:32-i1:8:8-i8:8:32-i16:16:32-i32:32:32-i64:64:64-f32:32:32-f64:64:64-v64:64:64-n32-S64"
|
|
target triple = "mips--linux-gnu"
|
|
|
|
; Function Attrs: noreturn nounwind optsize
|
|
define void @foo() #0 {
|
|
entry:
|
|
br label %x
|
|
|
|
x: ; preds = %x, %entry
|
|
tail call void asm sideeffect ".space 200", ""() #1, !srcloc !1
|
|
br label %x
|
|
; b-short: $BB0_1:
|
|
; b-short: #APP
|
|
; b-short: .space 200
|
|
; b-short: #NO_APP
|
|
; b-short: b $BB0_1 # 16 bit inst
|
|
|
|
}
|
|
|
|
attributes #0 = { noreturn nounwind optsize "less-precise-fpmad"="false" "no-frame-pointer-elim"="false" "no-infs-fp-math"="false" "no-nans-fp-math"="false" "stack-protector-buffer-size"="8" "unsafe-fp-math"="false" "use-soft-float"="true" }
|
|
attributes #1 = { nounwind }
|
|
|
|
!1 = !{i32 45}
|